Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
半導体記憶装置
Document Type and Number:
Japanese Patent JP5044586
Kind Code:
B2
Abstract:
The memory cell is located at respective intersections between the first wirings and the second wirings. Each of the memory cells has a rectifier element and a variable resistance element connected in series. The rectifier element includes a p type first semiconductor region, and a n type second semiconductor region. The first semiconductor region is formed of, at least in part, silicon-germanium mixture (Si1-xGex (0

Inventors:
Hiroshi Kanno
Kenichi Murooka
Hirota Jun
Hideyuki Tabata
Application Number:
JP2009040475A
Publication Date:
October 10, 2012
Filing Date:
February 24, 2009
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
Toshiba Corporation
International Classes:
H01L27/10; H01L29/861; H01L29/868; H01L45/00
Domestic Patent References:
JP2008310856A
JP2001237434A
JP2007053171A
JP2010522990A
JP2007250720A
Attorney, Agent or Firm:
Masaru Itami
Kazuhiko Tamura



 
Previous Patent: 3D可変軸マシーン

Next Patent: ドラム式洗濯機