Login| Sign Up| Help| Contact|

Patent Searching and Data


Document Type and Number:
Japanese Patent JPH0424891
Kind Code:
B2
Abstract:
A first variant using conventional ratio-type two-phase design with nonoverlapping clock signals consists of a first inverter (I1), a complex gate (KG), a first transfer transistor (T1), a second inverter (I2), and a third inverter (I3) connected in series with respect to the signal flow. The complex gate (KG) consists of two NORed AND elements (U1, U2). The output of the second inverter (I2) is the count-up output (VA), and that of the third inverter (I3) is the count-down output (RA). The count-up output (VA) is coupled through a second transfer transistor (T3), controlled by the second clock signal (F2), to the first input of the first AND element (U1), whose second input is connected to the output of the first inverter (I1). The count-down output (RA) is coupled through a third transfer transistor (T2), controlled by the second clock signal (F2), to the first input of the second AND element (U2), whose second input is connected to the output of the NOR gate (NG) through a fourth transfer transistor (T 5), which is also controlled by the second clock signal (F2). One of the two inputs of the NOR gate is connected to the carry input (UE) in each stage. The carry input (UE) is connected to the carry output (UA) of the stage through a carry transfer transistor (UT). The carry input (UE) of the least significant stage is grounded. The second input of the NOR gate (NG) is connected to a stop line (S). The carry output (UA) is connected to a constant voltage (U) through a transfer transistor (T4) controlled by the countdown output (RA). In a second variant, the complex gate (KG) is omitted, so that the output of the first inverter (I1') is connected directly to the input of the second inverter (I2') through the first transfer transistor (T1'). The output of the NOR gate (NG') controls the gate of the second transfer transistor (T2'). Its first input is fed with the first clock signal (F1'), and its second input is connected to the carry input (UE). Those ends of the current paths of the second and third transfer transistors (T2', T3') not connected to the outputs are coupled to the input of the inverter (I1').

Inventors:
RAINAA BATSUKESU
FURIIDORITSUHI SHUMITSUTOHOTSUTO
MASUYUU NIIRU
Application Number:
JP9790382A
Publication Date:
April 28, 1992
Filing Date:
June 09, 1982
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
ITT
International Classes:
H03K23/00; H03K23/40; H03K23/42; H03K23/44



 
Next Patent: BANKBOOK ISSUING MACHINE