Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
外部クロックに対する中間位相の内部クロック信号を発生するための回路とその方法
Document Type and Number:
Japanese Patent JP4063580
Kind Code:
B2
Abstract:
A circuit includes a clock buffer to generate an initial reference clock signal responsive to an external clock signal, a DMC to receive the initial reference clock signal, and an array of forward units to receive a signal from the DMC. The circuit also includes an array of back units that produces a back signal. The back signal is input in a clock driver to produce an internal clock signal. A delay element produces a delayed reference signal responsive to the initial reference clock signal. A plurality of MCCs receive an output of one of the forward units and the delayed reference clock signal. When one of the outputs of the forward units is synchronized with the delayed reference clock signal, one of the back units is thereby activated, which initiates generation of the back signal.

Inventors:
Yoon vibration
Zhao Kaoru
Park
Lee Kozhen
Gold south tin
Application Number:
JP2002137095A
Publication Date:
March 19, 2008
Filing Date:
May 13, 2002
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
Samsung Electronics Co.,Ltd.
International Classes:
G06F1/06; G06F1/10; G11C7/22; G11C11/407; G11C11/4076; H03K5/135; H03L7/00
Domestic Patent References:
JP11272356A
JP8152935A
JP2000163961A
Attorney, Agent or Firm:
Masaki Hattori



 
Previous Patent: 携帯通信機器

Next Patent: ミシンの布張り装置