Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
UP/DOWN COUNTING CIRCUIT
Document Type and Number:
Japanese Patent JP2000059207
Kind Code:
A
Abstract:

To improve counting reliability of an up/down counting circuit which executes counting up and counting down by switching.

When the counting value of a low-order counter 21 becomes the maximum value by counting up, the counter 21 sends an activating signal S21 to a high-order counter 22 through an inverter 23 to activate. Since a clock CLK given to the counter 22 is masked by a down counting prohibiting circuit 24 and AND gates 25 and 27 in a case when counting down is designated by the change of the logical value of a signal S14 then, the counter 22 does not count down. Thus, the counter 22 does not count erroneously even though operation of stopping sending of the signal S21 and prohibiting counting of the counter 22 is delayed from the clock CLK because of gate delay and wiring delay.


Inventors:
NAKAI JUNJI
MASUDA YOSHIO
Application Number:
JP22790998A
Publication Date:
February 25, 2000
Filing Date:
August 12, 1998
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
OKI ELECTRIC IND CO LTD
International Classes:
H03K21/40; H03K23/00; (IPC1-7): H03K23/00; H03K21/40
Attorney, Agent or Firm:
Kakimoto Kyosei