Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
【発明の名称】MOS型半導体記憶装置
Document Type and Number:
Japanese Patent JP2513795
Kind Code:
B2
Abstract:
A MOS semiconductor memory device comprising a memory matrix having semiconductor memory elements (M1a...M1x; M2a...M2x) arranged in rows and columns, in which the memory elements in each row are connected to respective word lines (11a, 11b), and the memory elements in the columns are being connected to respective source lines (12a...12f; 16a...16f) and data lines (13a...13f; 17a...17f). A row decoder (60) outputs a row selection signal (Y) to one of the rows of the memory elements through the word lines, while a column decoder (62) outputs a column selection signal to one the columns through the source lines (12, 16). A common data line (42, 44; 52, 54) is electrically coupled to a plurality of the data lines, a constant voltage is applied from a common circuit (46a, 46b; 56a, 56b) to the data lines through the common data line, and the current reguired for maintaining the common data line at a constant voltage is detected by a detecting circuit (46a, 46b; 56a, 56b).

Inventors:
KITAZAWA SHOJI
HARADA AKIHIRO
Application Number:
JP18332488A
Publication Date:
July 03, 1996
Filing Date:
July 22, 1988
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
OKI ELECTRIC IND CO LTD
International Classes:
G11C17/00; G11C16/04; G11C16/08; G11C16/26; G11C16/30; (IPC1-7): G11C16/06
Domestic Patent References:
JP61123000A
JP63164098A
Attorney, Agent or Firm:
Maeda Minoru