Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
SCANNING TEST CIRCUIT
Document Type and Number:
Japanese Patent JP2004184316
Kind Code:
A
Abstract:

To provide a scanning test circuit capable of reducing the number of LSI pins, reducing test patterns, improving a failure detection rate, and reducing a scanning test related circuit scale.

This scanning test circuit 10 is characterized by being equipped with a flip-flop 100 having a reset input terminal R for inputting a reset signal RST, for inputting scan data SI and data DI, and acquiring output data DO by switching the inputted scan data and data by a scan shift enable signal SCAN_SE, and an AND gate 101 which is a reset control means for controlling a reset signal by the scan shift enable signal. This constitution has such an effect that the the number of LSI pins can be reduced because test dedicated pins such as pins for scanning test mode input dedicated for a scanning test or for external reset input are not required to be installed separately.


Inventors:
NATSUME KENICHI
Application Number:
JP2002353702A
Publication Date:
July 02, 2004
Filing Date:
December 05, 2002
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
OKI ELECTRIC IND CO LTD
International Classes:
G01R31/317; G01R31/3185; H01L21/822; H01L27/04; G01R31/28; (IPC1-7): G01R31/28; H01L21/822; H01L27/04
Attorney, Agent or Firm:
Miaki Kametani
Tetsuo Kanamoto
Koji Hagiwara