Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
SWITCHED CAPACITOR CIRCUIT
Document Type and Number:
Japanese Patent JPS56126311
Kind Code:
A
Abstract:

PURPOSE: To obtain an output of integration that is free from a stray capacity, by providing a switch which performs a control with the fist phase clock plus a switch which performs a control with the second phase clock centering on the sampling capacitor.

CONSTITUTION: The analog switches 33 and 34 which work with the first phase complementary clock 1 plus the switches 31 and 32 which work with the second phase complementary clock 2 having a different phase due to the polarity of the output to be obtained are distributed centering on the sampling capacitor 14. As shown in the input clock time chart, both of the clocks 1 and 2 are set at the same high or low level with the necessary switch turned on. Thus the output phase has the opposite polarity; while the clocks 1 and 2 are set the opposite level of the high or low level with the switch turned on to obtain the same polarity for the output signal. In such way, an integral output signal can be obtained with no effect of a stray capacity in both cases mentioned above.


Inventors:
KIKUCHI HIROYUKI
IWATA ATSUSHI
UCHIMURA KUNIHARU
Application Number:
JP3015280A
Publication Date:
October 03, 1981
Filing Date:
March 10, 1980
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
NIPPON TELEGRAPH & TELEPHONE
International Classes:
H03H19/00; (IPC1-7): H03H11/04
Domestic Patent References:
JPS553291A1980-01-11



 
Previous Patent: JPS56126310

Next Patent: TUNING CIRCUIT