Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
CASCODE POWER AMPLIFICATION CIRCUITS, INCLUDING VOLTAGE PROTECTION CIRCUITS
Document Type and Number:
WIPO Patent Application WO/2023/150261
Kind Code:
A1
Abstract:
A power amplification circuit includes an amplifier circuit (800) comprising cascode transistors coupled in series between an output node (816) and a reference voltage node. A bias control circuit includes an on-state bias control circuit (806), a first off-state bias control circuit, and a second off-state bias control circuit to provide bias voltages to control terminals of the plurality of cascode transistors. The on-state bias control circuit (806) controls the bias voltages during operation. In a first off-state, an electrostatic charge may cause a destructive voltage on the output node (816). The first off-state bias circuit (808) generates bias voltages based on the electrostatic charge. A second off-state condition occurs in an inactive amplifier circuit coupled to an output node on which a voltage is generated by a parallel active amplifier circuit coupled to the output node (816).

Inventors:
SCOTT BAKER (US)
MAXIM GEORGE (US)
LIU HUI (US)
Application Number:
PCT/US2023/012266
Publication Date:
August 10, 2023
Filing Date:
February 03, 2023
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
QORVO US INC (US)
International Classes:
H03F1/22; H03F1/30; H03F1/52; H03F3/193
Domestic Patent References:
WO2015038402A12015-03-19
WO2003049280A12003-06-12
Foreign References:
EP3799302A12021-03-31
US9837965B12017-12-05
US20200007088A12020-01-02
US20120139643A12012-06-07
US20200106399A12020-04-02
US11025205B22021-06-01
US20180131334A12018-05-10
US20110043284A12011-02-24
US6822470B22004-11-23
Attorney, Agent or Firm:
MILES, Neil (US)
Download PDF:
Claims:
Claims

What is claimed is:

1 . A power amplification circuit comprising: an amplifier circuit comprising a plurality of cascode transistors coupled in a series between an output node and a reference voltage node, the series comprising a last cascode transistor coupled to the reference voltage node and determining a current in the output node; a protection circuit configured to generate a feedback signal in response to an output voltage on the output node exceeding a threshold; and a bias circuit configured to reduce a bias voltage of the last cascode transistor based on the feedback signal.

2. The power amplification circuit of claim 1 , wherein the plurality of cascode transistors comprises a first cascode transistor coupled to the output node, the last cascode transistor coupled to the reference voltage node, and at least one middle cascode transistor coupled in series between the first cascode transistor and the last cascode transistor.

3. The power amplification circuit of claim 2, the protection circuit further comprising: a voltage-to-current circuit that generates an output current on a comparison node based on the output voltage; and a threshold current circuit coupled to the comparison node and configured to conduct a threshold current based on the threshold; wherein the protection circuit generates the feedback signal to the bias circuit to reduce the bias voltage on the last cascode transistor in response to the output current to the comparison node exceeding the threshold current.

4. The power amplification circuit of claim 2, wherein: the plurality of cascode transistors are field-effect transistors (FETs); and the control terminals comprise gates of the FETs.

5. The power amplification circuit of claim 4, wherein each of the plurality of cascode transistors are a first type of FET, wherein the first type of FET is one of an N- channel FET and a P-channel FET.

6. The power amplification circuit of claim 4, wherein: the first cascode transistor and one of the at least one middle cascode transistor are a first type of FET ; and the last cascode transistor and at least one middle cascode transistor are a second type of FET.

7. The power amplification circuit of claim 2, wherein the at least one middle cascode transistor further comprises: a second transistor comprising a first source/drain terminal coupled to the first cascode transistor; a third transistor comprising a second source/drain terminal coupled to the last cascode transistor; and one or more transistors in which a first source/drain terminal of each transistor is coupled to a second source/drain terminal of a next transistor in the series, and the one or more transistors are coupled between a second source/drain terminal of the second transistor and a first source/drain terminal of the third transistor.

8. The power amplification circuit of claim 1 , wherein the feedback signal to the bias circuit reduces a bias voltage to one of the at least one middle cascode transistor.

9. The power amplification circuit of claim 2, wherein the protection circuit is further coupled to a first source/drain terminal of one of the at least one middle cascode transistors, and the protection circuit further generates a second feedback signal to the bias circuit to reduce a bias on the control terminal of one of the at least one middle cascode transistor.

10. The power amplification circuit of claim 3, the protection circuit further comprising a peak voltage circuit coupled between the output node and the voltage-to-current circuit, wherein: the peak voltage circuit provides a peak voltage based on the output voltage to the voltage-to-current circuit; and the output current generated on the comparison node is proportional to the peak voltage.

11 . The power amplification circuit of claim 10, wherein: the amplifier circuit further comprises an inductor comprising a first terminal coupled to a power supply and a second terminal coupled to the output node; and the peak voltage circuit comprises: a first diode, a second diode, a third diode, and a fourth diode coupled in series from the output node to the voltage-to-current circuit; and a first capacitor coupled to the first terminal of the inductor and a node between the second diode and the third diode.

12. The power amplification circuit of claim 3, wherein: the voltage-to-current circuit comprises a first resistor and a second resistor coupled in series; and the protection circuit further comprises an acceleration circuit configured to bypass the second resistor to increase the output current on the comparison node in response to the output voltage.

13. The power amplification circuit of claim 3, wherein: the protection circuit further comprises at least one feedback transistor comprising a gate coupled to the comparison node; and a voltage on the gate controls the feedback signal.

14. The power amplification circuit of claim 3, wherein the threshold current circuit comprises: a threshold register configured to store a threshold value; a digital-to-analog converter (DAC) coupled to the threshold register and generating an analog control signal based on the threshold value; and a current generator coupled to the comparison node; wherein the current generator conducts the threshold current from the comparison node based on the analog control signal.

15. The power amplification circuit of claim 3, further comprising: a third resistor coupled to the comparison node; and a second capacitor coupled between the third resistor and the reference voltage node.

16. A power amplification circuit comprising: an amplifier circuit comprising a plurality of cascode transistors coupled in a series between an output node and a reference voltage node, the series comprising a first cascode transistor coupled to the output node; and a stress control circuit comprising a variable capacitor and a fixed capacitor coupled in series between the output node and the reference voltage node and configured to increase a bias voltage on the first cascode transistor in response to the output voltage exceeding a threshold; wherein a control terminal of the first cascode transistor is coupled to a node between the variable capacitor and the fixed capacitor.

17. The power amplification circuit of claim 16, wherein the plurality of cascode transistors comprises the first cascode transistor coupled to the output node, a last cascode transistor coupled to the reference voltage node, and at least one middle cascode transistor coupled in series between the first cascode transistor and the last cascode transistor.

18. The power amplification circuit of claim 17, wherein: the variable capacitor comprises a varactor; and the varactor is coupled between the output node and the control terminal of the first cascode transistor.

19. The power amplification circuit of claim 18, wherein: the varactor comprises a metal-oxide-semiconductor (MOS) varactor.

20. The power amplification circuit of claim 16, wherein: the variable capacitor comprises a varactor diode coupled between the control terminal of the first cascode transistor and the reference voltage node.

21 . The power amplification circuit of claim 16, the stress control circuit, further comprising: a second variable capacitor and a second fixed capacitor coupled in series between the output node and the reference voltage node; and the control terminal of one of the at least one middle cascode transistor is coupled to a node between the second variable capacitor and the second fixed capacitor.

22. A power amplification circuit comprising: an amplifier circuit comprising a plurality of cascode transistors coupled in series between an output node and a reference voltage node; an on-state bias circuit configured to provide, in an on-state, a bias voltage to each of the plurality of cascode transistors; and an off-state protection circuit configured to, in an off-state, distribute a voltage between the output node and the reference voltage node through the plurality of cascode transistors.

23. The power amplification circuit of claim 22, wherein the on-state bias circuit is disconnected from a supply voltage node in the off-state.

24. The power amplification circuit of claim 22, wherein the off-state protection circuit is further configured to, in the off-state, supply a bias voltage on a control terminal of each of the plurality of cascode transistors based on a voltage on the output node to distribute the voltage on the output node through the plurality of cascode transistors.

25. The power amplification circuit of claim 22, wherein the plurality of cascode transistors comprises a first cascode transistor coupled to the output node, a last cascode transistor coupled to the reference voltage node, and at least one middle cascode transistor coupled in series between the first cascode transistor and the last cascode transistor.

26. The power amplification circuit of claim 25, wherein, in the on-state, in response to the bias voltage provided to each of the first cascode transistor and the at least one middle cascode transistor by the on-state bias circuit, the amplifier circuit generates an output voltage on the output node based on a bias voltage to the last cascode transistor.

27. The power amplification circuit of claim 25, wherein: the plurality of cascode transistors are field-effect transistors (FETs), each comprising a drain/source terminal, a control terminal, and source/drain terminal; and the control terminal of each of the plurality of cascode transistors comprises the gate of each FET.

28. The power amplification circuit of claim 27, wherein: the off-state protection circuit comprises a plurality of bias control circuits, each coupled between the control terminal and the drain/source terminal of a corresponding one of the plurality of cascode transistors.

29. The power amplification circuit of claim 28, wherein: each of the plurality of bias control circuits comprises a first plurality of diode circuits coupled in series; and in each of the plurality of bias control circuits, an anode of a first one of the first plurality of diode circuits is coupled to the drain/source terminal of the corresponding one of the plurality of cascode transistors and a cathode of a second one of the first plurality of diode circuits is coupled to the gate of the corresponding one of the plurality of cascode transistors.

30. The power amplification circuit of claim 29, wherein: each of the plurality of bias control circuits is coupled to a second corresponding one of the plurality of cascode transistors; and a source/drain terminal of the second corresponding one of the plurality of cascode transistors is coupled to a drain/source terminal of the corresponding one of the plurality of bias control circuits.

31 . The power amplification circuit of claim 29, each of the plurality of bias control circuits, further comprises: a bypass transistor to electrically couple an anode of a third one of the first plurality of diode circuits to a cathode of a fourth one of the plurality of diode circuits to bypass at least one of the first plurality of diode circuits; and a control terminal of the bypass transistor is coupled to a control terminal of the second corresponding one of the plurality of cascode transistors.

32. The power amplification circuit of claim 30, wherein the fourth one of the first plurality of diode circuits comprises the third one of the first plurality of diode circuits.

33. The power amplification circuit of claim 29, wherein: the first plurality of diode circuits comprises a first number (N) of diode circuits coupled in series; and the bypass transistor bypasses a second number (M) of the diode circuits in the first plurality of diode circuits, wherein the number N is greater than the number M (N>M).

34. The power amplification circuit of claim 29, wherein: the first plurality of diode circuits comprises the first one of the first plurality of diode circuits coupled in series with a second plurality of diode circuits; and each of the plurality of bias control circuits further comprises a charge sink circuit to electrically couple the control terminal of the second corresponding one of the plurality of cascode transistors to the cathode of a first one of the second plurality of diode circuits; wherein the control terminal of the charge sink circuit is coupled to the anode of the first one of the second plurality of diode circuits.

35. The power amplification circuit of claim 34, each of the plurality of bias control circuits further comprising: a bypass transistor to electrically couple the anode of the first one of the first plurality of diode circuits to a cathode of one of the first plurality of diode circuits; and a control terminal of the bypass transistor is coupled to the control terminal of the second corresponding one of the plurality of cascode transistors.

36. A power amplification circuit comprising: an output node; a reference voltage node; and a plurality of amplifier circuits, each comprising: a plurality of cascode transistors coupled in series between the output node and the reference voltage node; an on-state bias circuit configured to provide, in an on-state, a bias voltage to each of the plurality of cascode transistors of the amplifier circuit and suspend, in an off-state, the bias voltage to each of the plurality of cascode transistors; and an off-state protection circuit configured to distribute an output voltage on the output node across the plurality of cascode transistors in an off- state.

37. The power amplification circuit of claim 36, wherein the plurality of cascode transistors in each of the plurality of amplifier circuits comprises a first cascode transistor coupled to the output node, a last cascode transistor coupled to the reference voltage node, and at least one middle cascode transistor coupled in series between the first cascode transistor and the last cascode transistor.

38. The power amplification circuit of claim 36, wherein the on-state bias circuit is disconnected from the control terminals of the plurality of cascode transistors in the off- state.

39. The power amplification circuit of claim 38, wherein the off-state protection circuit comprises a plurality of diode circuits coupled in series between a supply voltage node and the reference voltage node.

40. The power amplification circuit of claim 39, wherein, in each of the plurality of amplifier circuits: the control terminal of each of the first cascode transistor and the at least one middle cascode transistor is coupled to an anode of a first one of the plurality of diode circuits and a cathode of another one of the plurality of diode circuits in the series of diode circuits.

41 . The power amplification circuit of claim 40, wherein: each of the plurality of diode circuits coupled in series comprises a field-effect transistor (FET); and the plurality of FETs coupled in series comprises FETs alternating in type between a first type of FET and a second type of FET.

42. The power amplification circuit of claim 41 , the plurality of diode circuits further comprising: a first type of diode comprising an anode coupled to the supply voltage node and a cathode coupled to the control terminal of the first cascode transistor; a second type of diode comprising an anode coupled to the control terminal of the first cascode transistor and a cathode coupled to a first one of the at least one middle cascode transistor; and a last one of the plurality of diode circuits comprising an anode coupled to the control terminal of one of the at least one middle cascode transistor and a cathode coupled to the reference voltage node.

Description:
CASCODE POWER AMPLIFICATION CIRCUITS, INCLUDING VOLTAGE PROTECTION CIRCUITS

Field of the Disclosure

[0001] The technology of the disclosure relates generally to power amplifiers and particularly to cascode power amplifiers.

Background

[0002] Mobile wireless communication and data transfer technologies continue to evolve from second generation (2G), third generation (3G), and 4G fourth generation (4G) long-term evolution (LTE) to, most recently, the fifth generation new radio (5G NR) standard. Each generation accesses different frequencies and has increased requirements for bandwidth and range. Since network infrastructures may not be immediately updated in all geographical areas as technologies emerge, a mobile device may encounter networks of different technology generations. Wireless devices must be designed to adapt to these different networks and their respective requirements. Consumers impose additional demands on the most common wireless mobile devices, including longer battery life, smaller device size, and lower cost. Meeting the conflicting demands of evolving technologies and consumers presents many challenges.

[0003] Aspects disclosed in the detailed description include cascode power amplification circuits, including environmental voltage protection circuits. Related methods of protecting cascode power amplifiers from environmental voltages are also disclosed. A power amplification circuit includes an amplifier circuit and a circuit for protecting transistors in the amplifier circuit from a destructive output voltage on an output node generated by either the amplifier circuit itself in operation or the environment of the amplifier circuit in an off-state. The amplifier circuit includes a series of transistors, including a first cascode transistor coupled to the output node, a last cascode transistor coupled to a reference voltage node

Attorney Docket No. 2867-3045-WO (e.g., ground), and one or more middle cascode transistors coupled between the first cascode transistor and the last cascode transistor.

[0004] In normal operation, the output node is coupled to a power supply node, and the output voltage is distributed across the series of transistors. The output voltage is determined by an input signal on an input terminal coupled to a control terminal of the last cascode transistor and a gain of the last cascode transistor. The circuit protecting the amplifier circuit in normal operation may include one or both of a protection circuit and a stress control circuit. The protection circuit determines when the output voltage exceeds a threshold and provides a feedback signal to the bias circuit to reduce the bias voltage on at least the last cascode transistor. The stress control circuit is coupled to a control terminal of the first transistor to increase a bias voltage on the control terminal to “float up” the first cascode transistor to avoid a destructive voltage.

[0005] In an off-state, a destructive voltage may be provided to the output node from an environment of the amplifier circuit. An integrated circuit (IC) containing the amplifier circuit is powered off and may receive a static charge from the external environment in a first off-state condition. In a second off-state condition, while the IC is powered on and one or more amplifier circuit segments of a segmented power amplifier circuit are coupled in parallel and actively generating an output voltage on an output node, another amplifier circuit segment coupled to the output node may be inactive. Without off-state protection circuits, the series of transistors are deactivated, subjecting the first transistor, coupled to the output node, to a destructive voltage on the output node. In this regard, the power amplifier further includes first and second off-state protection circuits that each detect an output voltage on the output node and use the output voltage to bias the series of transistors to an active state to dissipate the output voltage.

[0006] In one exemplary aspect, a power amplification circuit is disclosed. The power amplification circuit comprises an amplifier circuit comprising a plurality of cascode transistors coupled in a series between an output node and a reference voltage node, the series comprising a last cascode transistor coupled to the reference voltage node and determining a current in the output node. The power

Attorney Docket No. 2867-3045-WO amplification circuit comprises a protection circuit configured to generate a feedback signal in response to an output voltage on the output node exceeding a threshold. The power amplification circuit comprises a bias circuit configured to reduce a bias voltage of the last cascode transistor based on the feedback signal.

[0007] In another exemplarity aspect, a power amplification circuit comprising an amplifier circuit and a stress control circuit is disclosed. The power amplification circuit comprises an amplifier circuit comprising a plurality of cascode transistors coupled in a series between an output node and a reference voltage node, the series comprising a first cascode transistor coupled to the output node. The power amplification circuit comprises a stress control circuit comprising a variable capacitor and a fixed capacitor coupled in series between the output node and the reference voltage node and configured to increase a bias voltage on the first cascode transistor in response to the output voltage exceeding a threshold. A control terminal of the first cascode transistor is coupled to a node between the variable capacitor and the fixed capacitor

[0008] In another exemplary aspect, a power amplification circuit is disclosed. The power amplification circuit comprises an amplifier circuit comprising a plurality of cascode transistors coupled in a series between an output node and a reference voltage node, the series comprising a first cascode transistor coupled to the output node and a last cascode transistor coupled to the reference voltage node, the last cascode transistor determining a current in the output node. The power amplification circuit comprises a protection circuit generating a feedback signal in response to an output voltage on the output node exceeding a first threshold and a bias circuit reducing a bias voltage of the last cascode transistor based on the feedback signal. The power amplification circuit comprises a stress control circuit comprising a variable capacitor and a fixed capacitor coupled in series between the output node and the reference voltage node and increasing a bias voltage on the first cascode transistor in response to the output voltage exceeding a second threshold. A control terminal of the first cascode transistor is coupled to a node between the variable capacitor and the fixed capacitor.

Attorney Docket No. 2867-3045-WO [0009] In another exemplary aspect, a power amplification circuit is disclosed. The power amplification circuit comprises an amplifier circuit comprising a plurality of cascode transistors coupled in series between an output node and a reference voltage node, an on-state bias circuit configured to provide, in an on-state, a bias voltage to each of the plurality of cascode transistors, and an off-state protection circuit configured to, in an off-state, distribute a voltage between the output node and the reference voltage node through the plurality of cascode transistors.

[0010] In another exemplary aspect, a power amplification circuit is disclosed. The power amplification circuit comprises an output node, a reference voltage node, and a plurality of amplifier circuits. Each of the amplifier circuits comprises a plurality of cascode transistors coupled in series between the output node and the reference voltage node, an on-state bias circuit configured to provide, in an on-state, a bias voltage to each of the plurality of cascode transistors of the amplifier circuit and suspend, in an off-state, the bias voltage to each of the plurality of cascode transistors, and an off-state protection circuit configured to distribute an output voltage on the output node across the plurality of cascode transistors in an off-state.

[0011] Those skilled in the art will appreciate the scope of the disclosure and realize additional aspects thereof after reading the following detailed description in association with the accompanying drawings.

Brief Description of the Drawings

[0012] The accompanying drawings incorporated in and forming a part of this specification illustrate several aspects of the disclosure and, together with the description, serve to explain the principles of the disclosure.

[0013] Figure 1 is a schematic diagram of a cascode transistor amplifier;

[0014] Figure 2 is a schematic diagram of a power amplification circuit, including an amplifier circuit, a protection circuit, and a bias circuit coupled to the power amplification circuit;

Attorney Docket No. 2867-3045-WO [0015] Figure 3 is a schematic diagram of the cascode transistor amplifier in Figure 1 and a first example of a stress control circuit;

[0016] Figure 4A is a graph of output voltages of signals on an output node of the cascode transistor amplifier of Figure 1 ;

[0017] Figure 4B is a graph of a capacitance of a variable capacitor in the stress control circuit of Figure 3 in response to the output voltages in Figure 4A;

[0018] Figure 5 is a schematic diagram of the cascode transistor amplifier in Figure 1 with a second example of the stress control circuit;

[0019] Figure 6 is a schematic diagram of the power amplification circuit of Figure 2 and the stress control circuit as shown in Figure 3;

[0020] Figure 7 is a schematic diagram of a two-stage power amplification circuit, including the power amplification circuit of claim 6 as a first stage;

[0021] Figure 8 is a schematic diagram of the cascode transistor amplifier in Figure 3 in which the bias circuit includes an on-state bias circuit, a first off-state bias circuit, and a second off-state bias circuit;

[0022] Figure 9 is a schematic diagram of the cascode transistor amplifier in Figure 8 and illustrates sub-circuits of the first off-state bias circuit;

[0023] Figure 10A is a block diagram of one of the sub-circuits in the first off-state bias circuit in Figure 9;

[0024] Figure 10B is a schematic diagram illustrating details of a first example of the bias control circuit of Figure 10A;

[0025] Figure 10C is a schematic diagram of a second example of the bias control circuit of Figure 10A;

[0026] Figure 10D is a schematic diagram of one of the bias control circuits of the first parallel bias circuit; and

[0027] Figure 11 is a schematic diagram of the cascode transistor amplifier in Figure 8, including details of the second off-state protection circuit in the bias circuit.

Attorney Docket No. 2867-3045-WO Detailed Description

[0028] The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the embodiments and illustrate the best mode of practicing the embodiments. Upon reading the following description in light of the accompanying drawing figures, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.

[0029] It will be understood that, although the terms first, second, etc., may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element without departing from the scope of the present disclosure. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items. [0030] It will be understood that when an element such as a layer, region, or substrate is referred to as being “on” or extending “onto” another element, it can be directly on or extend directly onto the other element, or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or extending “directly onto” another element, there are no intervening elements present. Likewise, it will be understood that when an element such as a layer, region, or substrate is referred to as being “over” or extending “over” another element, it can be directly over or extend directly over the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly over” or extending “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element, or intervening elements may be present. In contrast, when an element is referred to as being

Attorney Docket No. 2867-3045-WO “directly connected” or “directly coupled” to another element, there are no intervening elements present.

[0031] Relative terms such as “over” or “below” or “above” or “upper” or “lower” or “horizontal” or “vertical” may be used herein to describe a relationship of one element, layer, or region to another element, layer, or region as illustrated in the Figures. It will be understood that these terms and those discussed above are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures.

[0032]The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms “a,” “an,” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” "includes," and/or "including" when used herein specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.

[0033] Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms used herein should be interpreted as having a meaning that is consistent with their meaning in the context of this specification and the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.

[0034] Aspects disclosed in the detailed description include cascode power amplification circuits, including environmental voltage protection circuits. Related methods of protecting cascode power amplifiers from environmental voltages are also disclosed. A power amplification circuit includes an amplifier circuit and a circuit for protecting transistors in the amplifier circuit from a destructive output voltage on an output node generated either by the amplifier circuit itself in operation or by the environment of the amplifier circuit in an off-state. The

Attorney Docket No. 2867-3045-WO amplifier circuit includes a series of transistors, including a first cascode transistor coupled to the output node, a last cascode transistor coupled to a reference voltage node (e.g., ground), and one or more middle cascode transistors coupled between the first cascode transistor and the last cascode transistor.

[0035] In the on-state, the output node is coupled to a power supply node, and the output voltage is distributed across the series of transistors. The output voltage is determined by an input signal on an input terminal coupled to a control terminal of the last cascode transistor and a gain of the last cascode transistor. The circuit protecting the amplifier circuit in operation may include one or both of a protection circuit and a stress control circuit. The protection circuit determines when the output voltage exceeds a threshold and provides a feedback signal to the bias circuit to reduce the bias voltage on at least the last cascode transistor. The stress control circuit is coupled to a control terminal of the first transistor to increase a bias voltage on the control terminal to “float up” the first cascode transistor to avoid a destructive voltage.

[0036] A destructive voltage may be provided to the output node from outside the amplifier circuit in an off-state. An integrated circuit (IC) containing the amplifier circuit is powered off and may receive a static charge from the external environment in a first off-state condition. In a second off-state condition, while the IC is powered on and one or more amplifier circuit segments of a segmented power amplifier circuit are coupled in parallel and actively generating an output voltage on an output node, another amplifier circuit segment coupled to the output node may be inactive. Without off-state protection circuits, the series of transistors are deactivated, subjecting the first transistor, coupled to the output node, to a destructive voltage on the output node. In this regard, the power amplifier further includes first and second off-state protection circuits that each detect an output voltage on the output node and use the output voltage to bias the series of transistors to an active state to dissipate the output voltage. [0037]Telecommunications networks are not immediately and simultaneously updated in all geographical areas as a new generation of telecommunication

Attorney Docket No. 2867-3045-WO technology emerges. Therefore, mobile devices may need to include transmitters and receivers that operate in a variety of networks. In the evolution from second generation (2G) to third generation (3G), fourth generation longterm evolution (4G LTE), and fifth generation new radio (5G NR), the power demands of transmitters in mobile devices has changed. At the same time, the consumer market has continued to demand smaller and cheaper devices. Both the size and cost of power amplifiers in a wireless transmitter can be reduced by transitioning from amplifier circuits with larger and more expensive transistors, such as bipolar junction transistors (BJTs) made of gallium arsenide (GaAs), for example, lower-voltage transistors. As an example, the lower voltage transistors may be silicon transistors, such as field-effect transistors (FETs) (e.g., metal- oxide-semiconductor (MOS) FETs (MOSFETs)). FETs comprises a gate, a first source/drain, and a second source/drain. A bias voltage on the gate controls flow of current between the first source/drain and the second source/drain. [0038] Previous amplifier circuits made with GaAs BJTs require one or a few transistors that can handle large voltages. However, such large voltages would be destructive to the lower voltage transistors. An amplifier circuit can include a plurality of voltage transistors with a lower voltage limit coupled in series between an output node and a reference voltage node to overcome this problem. The output voltage of a cascode amplifier circuit is distributed across multiple transistors, such that voltage stresses to each transistor is reduced, and damage to the individual transistors may be avoided. With this type of amplifier circuit, the output voltage levels needed in each different generation of telecommunication technology may be achieved at a lower cost and in a smaller package.

[0039] Figure 1 is an illustration of an example of a cascode amplifier circuit 100 (“amplifier circuit 100”). The amplifier circuit 100 includes an input terminal 102 on which an input radio-frequency (RF) signal RFJN is received through a capacitor C102 in an on-state during which the amplifier circuit may be operating normally. The input RF signal RFJN is an analog signal amplified by cascode transistors 104(1 )-104(5) based on a gain of the last cascode transistor 104(5) to

Attorney Docket No. 2867-3045-WO generate an RF output signal RF_OUT having an output voltage VOUT on output node 106. The cascode transistors 104(1 )-104(5) are coupled in series between the output node 106 and a reference voltage node (e.g., ground voltage node) GND. Although the amplifier circuit 100 in this example includes only five of the cascode transistors 104(1 )-104(5), an amplifier circuit in a power amplification circuit as disclosed herein may include fewer or more cascode transistors 104(X) (where X>3) coupled in series. The amplifier circuit 100 may include cascode transistors 104(1 )-104(5) that are all of a first type, such as all N-channel FETs (NFETs) or all P-channel FETs (PFETs). Alternatively, an amplifier circuit of a power amplification circuit as disclosed herein may be a complementary circuit including both NFETs and PFETs.

[0040] In the on-state (e.g., operation), the amplifier circuit 100 is powered by a power supply 108, such as a battery 108 providing a supply voltage VBAT. The amplifier circuit 100 includes an inductor 112 coupled between the power supply 108 and the output node 106. A current hoo through the cascode transistors 104(1 )-104(5) increases and decreases in response to changes in a voltage VIN on the input terminal 102. Control terminals 114(1 )-114(5) (e.g., gates) of the cascode transistors 104(1 )- 104(5) are biased to keep the cascode transistors 104(1 )-104(5) activated (e.g., in a saturation region) to conduct the current hoo. An inductor voltage V112 is induced across the inductor 112 in response to changes in the current I100. Thus, the output voltage VOUT on the output node 106 is equal to the supply voltage VBAT plus the inductor voltage V112 (VOUT=VBAT+VH2). In this manner, the output voltage VOUT can exceed twice the supply voltage VBAT (i.e. , VOUT > 2XVBAT). Since the output voltage VOUT is distributed across source-to-drain voltages VSDI-VSDS, in the case of the cascode transistors 104(1 )-104(5) comprising FETs, the output voltage VOUT is the total of the source-to-drain voltages VSDI-VSDS. In some cases, the output voltage VOUT may not be equally divided among the source-to-drain voltages VSDI-VSDS. Thus, at a peak in magnitude of the output voltage VOUT, a destructive voltage level may be applied across one or more of the cascode transistors 104(1 )-104(5).

Attorney Docket No. 2867-3045-WO [0041] Figures 2, 3, 5-9, and 11 are illustrations of examples of power amplification circuits, including circuits that protect the cascode transistors 104(1 )-104(5). Figures 2, 3, and 5-7 include circuits that protect the amplifier circuit 100 in the on-state by adjusting bias voltages on at least one of the control terminals 114(1 )-114(5) upon detecting that the output voltage VOUT exceeds a threshold. Figures 8, 9, and 11 illustrate circuits that protect the amplifier circuit 100 in an off-state, which includes a state in which an integrated circuit (IC) containing the amplifier circuit 100 is powered off (i.e., disconnected from a supply voltage) and a state in which the amplifier circuit 100 is an inactive circuit in a segmented power amplifier circuit.

[0042] Figure 2 is an illustration of a power amplification circuit 200, including the amplifier circuit 100 of Figure 1 and a protection circuit 202. Details of the amplifier circuit 100 are shown in Figure 1 . Figure 2 also includes a bias circuit 204 coupled to the power amplification circuit 200. The bias circuit 204 is an example of a circuit that is coupled to control terminals 114(1 )-114(5) to provide bias voltages for controlling the cascode transistors 104(1 )-104(5) during on- state (i.e., operation) and off-state when the amplifier circuit 100 is inactive and/or disconnected from a power source. The protection circuit 202 provides one or more feedback signals 206 to the bias circuit 204 in response to detecting that the output voltage VOUT exceeds a threshold. The protection circuit 202 provides the one or more feedback signals 206 to control the bias circuit 204 to adjust the bias voltages provided to the control terminals 114(1 )-114(5). In particular, the one or more feedback signals 206 reduces the bias voltage on at least the control terminal 114(5). In some examples, the one or more feedback signals 206 cause other control terminals 114(1 )-114(4), such as the control terminal 114(4), to also be adjusted. Providing feedback to adjust the bias voltage(s) on one or more of the control terminals 114(1 )-114(5) reduces the current hoo through the amplifier circuit 100, which reduces the possibility of destructive voltages being applied to the cascode transistors 104(1 )-104(5). [0043] Before providing details of each of the features of the protection circuit 202, a brief description of the operation of the protection circuit 202 is provided.

Attorney Docket No. 2867-3045-WO The protection circuit 202 includes a peak voltage circuit 208 coupled to the output node 106. The peak voltage circuit 208 generates a peak voltage VPEAK, which indicates a highest magnitude of the output voltage VOUT. The peak voltage VPEAK is provided to a voltage-to-current circuit 210 that generates an output current IOUT based on the peak voltage VPEAK. The protection circuit 202 also includes a threshold current circuit 212 that generates a threshold current ITH based on a threshold value. The output current IOUT is compared to the threshold current ITH to determine whether the output voltage VOUT is above a desired (i.e., threshold) level. Specifically, the protection circuit 202 includes a feedback circuit 214 and an acceleration circuit 216 that respond to the output current IOUT being higher than the threshold current ITH. The feedback circuit 214 generates the one or more feedback signals 206. The acceleration circuit 216 increases the responsiveness of the protection circuit 202, so the feedback circuit 214 will respond more quickly and/or to a stronger degree when, for example, the output current IOUT is significantly higher than the threshold current ITH. The features of the protection circuit 202 and their individual operation details are described further below.

[0044]The peak voltage circuit 208 includes diodes D1 -D4 coupled in series with the anode of the first diode D1 coupled to the output node 106 and the cathode of the last diode D4 coupled to the voltage-to-current circuit 210. The peak voltage circuit 208 also includes a capacitor C208 with one terminal coupled to the power supply 108. The other terminal of the capacitor C208 is coupled to the cathode of diode D2 and the anode of diode D3. The peak voltage VPEAK is a voltage on the cathode of the last diode D4. The peak voltage VPEAK provided to the voltage-to-current circuit 210 is lower than the actual output voltage VOUT due to voltage drops across the diodes D1 -D4 but is based on the output voltage VOUT. In some examples, the diodes D1 -D4 are MOS diodes (e.g., P-channel MOS diodes).

[0045] The voltage-to-current circuit 210 includes a first resistor R1 in series with a second resistor R2. The first resistor R1 may be much larger than the second resistor R2, the same size, or smaller than the second resistor R2. The voltage-

Attorney Docket No. 2867-3045-WO to-current circuit 210 generates the output current IOUT on a comparison node 218 based on the peak voltage VPEAK. The output current IOUT may be proportional to the peak voltage VPEAK. In some examples, the output current IOUT is determined by a difference in voltage between the peak voltage VPEAK and a voltage VCOMP on the comparison node 218 and also on the total resistance of the resistors R1 and R2. In this way, the magnitude of the output current IOUT on the comparison node 218 corresponds to the magnitude of the peak voltage VPEAK and, therefore, corresponds to the output voltage VOUT.

[0046] The threshold current circuit 212 conducts a threshold current ITH that corresponds in magnitude to the output current IOUT generated when the output voltage VOUT has reached a desired maximum. Beyond the desired maximum of the output voltage VOUT, destructive voltages may be applied to the cascode transistors 104(1 )-104(5). In other words, if the output current IOUT is greater than the threshold current ITH, the output voltage VOUT may be high enough to cause destructive voltages on at least one of the cascode transistors 104(1 )-104(5). In this context, a destructive voltage can cause permanent physical damage. In this example, the threshold current circuit 212 includes a threshold register 226 configured to store the threshold value. The threshold register 226 is coupled to a digital-to-analog converter (DAC) 228 that generates an analog control signal based on the threshold value. The analog control signal controls a current generator circuit 230 to conduct the threshold current ITH from the comparison node 218.

[0047] The protection circuit 200 also includes resistor R3 coupled to the comparison node 218 and a capacitor C218 coupled between the resistor R3 and the reference voltage node GND. The resistor R3 and the capacitor C218 create a zero in the response of the feedback circuit 214. Current through the comparison node 218 that is not conducted through the threshold current circuit 212 may be conducted through the resistor R3 and the capacitor C218.

[0048] The output current IOUT may be compared to the threshold current ITH to determine whether the output voltage VOUT has exceeded the desired maximum. In addition, when the output current IOUT exceeds the threshold current ITH, the

Attorney Docket No. 2867-3045-WO voltage VCOMP on the comparison node 218 increases. In this manner, the feedback circuit 214 detects whether the output current IOUT exceeds the threshold current ITH. If an increase of the voltage VCOMP is detected by the feedback circuit 214, the feedback circuit 214 generates the one or more feedback signals 206 to the bias circuit 204 to reduce the bias voltage(s) on one or more of the control terminals 114(1 )-114(5). In more detail, the feedback circuit 214 includes at least one transistor 220(1 )-220(X) coupled to a circuit 234, where X is an integer value. In some examples, the integer X may correspond to the number of cascode transistors in the amplifier circuit 100. Thus, in the example of cascode transistors 104(1 )-104(5), X may be any integer from 1 to 5. In some examples, the circuit 234 may control a power supplied to the at least one transistor 220(1 )-220(X). Gate terminals 222(1 )-222(X) of the at least one transistor 220(1 )-220(X) may be coupled to the comparison node 218 and receive the voltage VCOMP. The voltage VCOMP of the comparison node 218 remains at a known level while the output current IOUT is less than or equal to the threshold voltage ITH. If the output current IOUT increases above the threshold voltage ITH, the voltage VCOMP will increase, and the bias voltage(s) on the gate terminals 222(1 )-222(X) will increase, which causes the current of the one or more feedback signals 206 provided to the bias circuit 204 to also increase. In response, the bias circuit 204 reduces a bias voltage on the control terminal 114(5) of the last cascode transistor 104(5) and may also reduce a bias voltage on one or more of the cascode transistors 104(1 )-104(4).

[0049]The acceleration circuit 216 includes a bypass transistor 224 that couples to terminals of the resistor R2 of the voltage-to-current circuit 210 to bypass the resistor R2 when the acceleration circuit 216 detects that the output current IOUT exceeds a predetermined stress level. In some examples, the stress level may be determined by a voltage between the resistors R1 and R2 of the voltage-to- current circuit 210. In some examples, the stress level may be determined by a current through the resistor R3. In this regard, the acceleration circuit 216 may be coupled to the resistor R3 and the capacitor C218. The stress level may be indicated by a stress value stored in a register 232. The acceleration circuit 216

Attorney Docket No. 2867-3045-WO may activate the bypass transistor 224 when either the voltage VCOMP increases or when the acceleration circuit 216 determines that the output current IOUT is greater than the stress current. In some examples, the acceleration circuit 216 activates the bypass transistor 224 when it is determined that the output current IOUT exceeds the threshold current ITH by a predetermined margin. Activating the bypass transistor 224 reduces a resistance in the voltage-to-current circuit 210, which increases the output current IOUT for a given voltage. A lower resistance between the peak voltage circuit 208 and the comparison node 218 increases the current to the comparison node 218, which increases the speed and/or magnitude of the response by the feedback circuit 214.

[0050] Figure 3 is an illustration of a power amplification circuit 300, including the amplifier circuit 100 of Figure 1 and a stress control circuit 302 that protects the cascode transistors 104(1 )-104(5) by adjusting bias voltages on at least one of the control terminals 114(1 )-114(5) upon detecting that the output voltage VOUT exceeds a threshold. The threshold to which the stress control circuit 302 responds may be the same threshold or a different threshold than the threshold discussed above, to which the feedback circuit 214 responds. Figure 3 also includes a bias circuit 304 that provides bias voltages for controlling the cascode transistors 104(1 )-104(5). The stress control circuit 302 adjusts the bias voltage on at least one of the control terminals 114(1 )-114(5) in response to the output voltage VOUT exceeding a threshold.

[0051] The stress control circuit 302 includes a variable capacitor 308 and a fixed capacitor 310 coupled in series between the output node 106 and the reference voltage node GND. The variable capacitor 308 may also be a varactor 308. The control terminal 114(1 ) of the first cascode transistor 104(1 ) is coupled to a bias node 312 between the variable capacitor 308 and the fixed capacitor 310. For example, in Figure 3, the variable capacitor 308 is coupled between the output node 106 and the bias node 312. In addition, in the example shown in Figure 3, the variable capacitor 308 may be a MOS varactor. The fixed capacitor 310 is coupled between the bias node 312 and the reference voltage node GND. As the output voltage VOUT on the output node 106 increases, the variable capacitor

Attorney Docket No. 2867-3045-WO 308 coupled to the output node 106 increases in capacitance. As the variable capacitor 308 increases in capacitance, a ratio of capacitance between the variable capacitor 308 and the fixed capacitor 310 increases, causing a bias voltage at the bias node 312 to increase. The bias node 312 is coupled to the control terminal 114(1 ) of the first cascode transistor 104(1 ). In the example in which the first cascode transistor 104(1 ) is an N-channel MOSFET (NFET), the control terminal 114(1 ) is a gate 114(1 ), and the output node 106 is a drain terminal 106. Raising the bias voltage on the gate 114(1 ) raises the voltage on a source terminal SRC of the NFET cascode transistor 104(1 ) based on a gate-to- source voltage. Raising the voltages on the gate 1 14(1 ) and the source terminal SRC as the drain terminal 106 of the first cascode transistor 104(1 ) increases is referred to herein as “floating up” the first cascode transistor. By increasing the voltage on the source terminal SRC, the voltage drop from the drain terminal 106 to the source terminal SRC is reduced, which avoids a destructive voltage being applied between the drain terminal 106 and the source terminal SRC of the first cascode transistor 104(1 ). In some examples, the stress control circuit 302 may include a second varactor 308 and a second fixed capacitor 310 coupled in series between the output node 106 and the reference voltage node GND with the control terminal 114(2) coupled to a node between the second variable capacitor 308 and the second fixed capacitor 310 to adjust the bias voltage of the cascode transistor 104(2). Although not shown here, the stress control circuit 302 may also include a signal or signals provided to the bias circuit 304 to prevent the bias circuit 304 from reducing the bias voltage on the control terminal 114(1 ), and possibly one or more other control terminals 114(2)-114(5), in conflict with the stress control circuit 302.

[0052] An illustration of the effect of the stress control circuit 302 is provided in Figures 4A and 4B. Figure 4A is a graph 400 illustrating the output voltage VOUT for signals 402, 404, and 406, whose voltages vary in time with respect to a direct current (DC) voltage VDC. A maximum voltage VMAX is also shown in Figure 4A. If the output voltage VOUT is above the maximum voltage VMAX, the output voltage VOUT will cause a destructive voltage across one or more of the

Attorney Docket No. 2867-3045-WO cascode transistors 104(1 )-104(5) in the amplifier circuit 100 in Figure 1. Voltages below the DC voltage VDC do not cause destructive voltages in the amplifier circuit 100. Therefore, when the signals 402, 404, and 406 have low values that cannot cause destructive voltages to the cascode transistors 104(1 )- 104(5), there is no need to change the capacitance C308 with the output voltage VOUT below the DC voltage VDC. AS shown, the signals 402 and 404 do not reach a high enough voltage to cause a destructive voltage. However, the signal 406 exceeds the maximum voltage VMAX. The stress control circuit 302 of Figure 3 responds to increases in the output voltage VOUT by increasing a capacitance of the variable capacitor 308 to raise a bias voltage on the control terminal 114(1 ) of the first cascode transistor 104(1 ).

[0053] Figure 4B is an illustration of the capacitance C308 of the variable capacitor 308 as it changes relative to an unbiased capacitance CUNB in response to the rise and fall of the signal 406 due to the stress control circuit 302 (not shown here). As shown, the capacitance of the variable capacitor 308 is non-linear, meaning that the response to the output voltage VOUT above the DC voltage VDC differs from the response to the output voltage VOUT below the DC voltage VDC. Specifically, the decrease to the capacitance C308 caused by the stress control circuit 302 due to a drop in the signal 406 below the DC voltage VDC is much less than a corresponding increase of the capacitance C308 due to a rise in the signal 406 above the DC voltage VDC. In this manner, the stress control circuit 302 changes the bias voltage on the first cascode transistor 104(1 ) as needed and does not change the bias voltage on the first cascode transistor 104(1 ) when none is needed.

[0054] Figure 5 illustrates an alternative example of a power amplification circuit 500, including the amplifier circuit 100 and a stress control circuit 502. Figure 5 also includes a bias circuit 504 that provides bias voltages for controlling the cascode transistors 104(1 )-104(5). The stress control circuit 502 adjusts the bias voltage on at least one of the control terminals 114(1 )-114(5) in response to the output voltage VOUT exceeding a threshold. The stress control circuit 502 includes a fixed capacitor 506 and a variable capacitor 508 coupled in series

Attorney Docket No. 2867-3045-WO between the output node 106 and the reference voltage node GND. The variable capacitor 508 may also be a varactor 508. The control terminal 114(1 ) of the first cascode transistor 104(1 ) is coupled to a bias node 510 between the variable capacitor 508 and the fixed capacitor 506. In the example in Figure 5, the fixed capacitor 506 is coupled between the output node 106 and the bias node 510. The variable capacitor 508 is coupled between the bias node 510 and the reference voltage node GND. In addition, in the example shown in Figure 5, the variable capacitor 508 may be a varactor diode. As the output voltage VOUT on the output node 106 increases, raising the bias voltage on the control terminal 114(1 ), the variable capacitor 508 decreases in capacitance. As the capacitance of the variable capacitor 508 decreases, the ratio of the fixed capacitor 506 and the variable capacitor 508 decreases, and the bias voltage is further increased. [0055] Figure 6 is an example of the power amplification circuit 600, including the amplifier circuit 100, a protection circuit 602 corresponding to the protection circuit 202 in Figure 2, and a stress control circuit 604 corresponding to one of the stress control circuits 302 and 502 in Figures 3 and 5, respectively. Figure 6 also includes a bias circuit 606. In response to the output voltage VOUT rising above a voltage at which destructive voltages may be supplied to the cascode transistors 104(1 )-104(5), the protection circuit 602 provides a feedback signal 206 that reduces a bias voltage of at least the last cascode transistor 104(5) and the stress control circuit 604 raises a bias voltage of the first cascode transistor 104(1 ). The feedback circuit 602 reduces the bias voltage of at least the last cascode transistor 104(5) to a bias voltage closer to the reference voltage of the reference voltage node GND (e.g., ground). In contrast, the stress control circuit 604 increases the bias voltage of at least the first cascode transistor 104(1 ) to a level closer to a supply voltage (VBAT).

[0056] Figure 7 is an example of a power amplification circuit 700 to show that the power amplification circuit 600 of Figure 6, including the amplifier circuit 100, the protection circuit 602, and the stress control circuit 604, coupled to the bias circuit 606, may be a first stage 702 of a multi-stage amplifier. Figure 7 also shows that the power amplification circuit 700 can include a second stage 704. In

Attorney Docket No. 2867-3045-WO this example, the second stage 704 includes an amplification stage 706 and the protection circuit 602 coupled to a bias circuit 606. The second stage 704 may also or alternatively include the stress control circuit 604 (corresponding to the stress control circuit 302 in Figure 3 or the stress control circuit 502 in Figure 5). Thus, as disclosed herein, cascode amplifiers and amplifier stages may be protected from destructive voltages.

[0057] Figures 2-7 are directed to protection of the amplifier circuit 100 from output voltages generated by the amplifier circuit 100 in the on-state (e.g., during operation). Figures 8-11 are directed to circuits included in a power amplification circuit for protecting the amplifier circuit 100 during an off-state. As noted above, an off-state may be a first off-state state in which an IC containing a power amplification circuit, including the amplifier circuit 100, is disconnected from a supply voltage node that would power the amplifier circuit 100. The off-state may alternatively be a second off-state state in which a power amplification circuit, including the amplifier circuit 100, is operating, but the amplifier circuit 100 is inactive (e.g., decoupled from a supply voltage node).

[0058] Figure 8 is an illustration of an amplifier circuit 800 in a power amplification circuit 802. The power amplification circuit 802 also includes a bias circuit 804. The amplifier circuit 800 and the bias circuit 804 may correspond, respectively, to the amplifier circuit 100 in Figure 1 and the bias circuit 606 in Figure 6, for example. The bias circuit 804 includes an on-state bias circuit 806, a first off- state bias circuit 808, and a second off-state bias circuit 810. The on-state bias circuit 806 provides, in an on-state, bias voltages VON(1 )-VON(X) (to control terminals 812(1 )-812(X) of cascode transistors 814(1 )-814(X) (where X>3). The bias voltages VON(1 )-VON(X) may be adjusted based on the feedback signals 206 in Figure 6 (not shown here) to reduce an output voltage VOUT generated on an output node 816 during operation if the output voltage VOUT is determined to be high enough to be destructive to the cascode transistors 814(1 )-814(X). The first off-state bias circuit 808 and the second off-state bias circuit 810 each distribute an environmental voltage VENV between the output node 816 and the reference voltage node GND through the plurality of cascode transistors 814(1 )-814(X).

Attorney Docket No. 2867-3045-WO [0059] In an off-state, the on-state bias circuit 806 may not be powered or may be disconnected from the amplifier circuit 800 and, therefore, does not generate the bias voltages VON(1 )-VON(X) that control operation of the cascode transistors 814(1 )-814(X). In other words, without the bias voltages VON(1 )-VON(X) or any other source of a bias voltage on the control terminals 812(1 )-812(X), the cascode transistors 814(1 )-814(X) would be deactivated, preventing current flow in the amplifier circuit 800. Under this condition, there would be no voltage drop between a source terminal and a drain terminal of the first cascode transistor 814(1 ), and an environmental voltage VENV OO the output node 816 can be destructive to at least the cascode transistor 814(1 ). To prevent damage to the cascode transistors 814(1 )-814(X), the first off-state bias circuit 808 and the second off-state bias circuit 810 provide bias voltages to activate the cascode transistors 814(1 )-814(X) to dissipate the potentially destructive voltage under two off-state conditions.

[0060] The first off-state bias circuit 808 is described with reference to Figures 9- 10D. Figure 9 is a schematic diagram of the amplifier circuit 800 in Figure 8 and illustrates bias control circuits 902(1 )-902(X) of the first off-state bias circuit 808. The bias control circuits 902(1 )-902(X) protect the amplifier circuit 800 from destructive voltage on the output node 816 in the first off-state in which an IC is disconnected from a supply voltage node or another power source for operation. In the first off-state, an electrostatic charge may be imparted onto the IC and specifically onto the output node 816 from the environment. This may happen due to, for example, handling of the IC during manufacturing or testing of the IC or a device containing the IC. The electrostatic charge may be positive or negative relative to the reference voltage VGND on the reference voltage node GND and may produce a positive or negative voltage VENV of high magnitude (e.g., >500 volts) on the output node 816. A voltage of this magnitude could be destructive to the cascode transistors 814(1 )-814(X) (e.g., by exceeding a breakdown voltage) even though the current created by the electrostatic charge may be small.

Attorney Docket No. 2867-3045-WO [0061] When a negative electrostatic charge causes a negative voltage VENV on the output node 816, this charge can be dissipated by a diode 818 coupled to the output node 816 and the reference voltage node GND. Specifically, an anode AN of the diode 818 is coupled to the reference voltage node GND, and a cathode CT of the diode 818 is coupled to the output node 816. However, since the IC is not connected to a power supply node in the first off-state, a positive charge cannot be dissipated similarly.

[0062] Instead, in an exemplary aspect described below, a positive electrostatic charge creating a positive environmental voltage VENV on the output node 816 can be dissipated to the reference voltage node GND through the plurality of cascode transistors 814(1 )-814(X). The electrostatic charge itself may be used as the power source for providing bias voltages VOFFI (1 )- VOFFI (X) on the control terminals 812(1 )-812(X) to activate the cascode transistors 814(1 )-814(X), and allow the charge on the output node 816 to be conducted to the reference voltage node GND, as explained below. The off-state protection circuit 808 is configured to, in the off-state, supply one of the bias voltages VOFFI (1 )- VOFFI (X) on the control terminals 812(1 )-812(X) of each of the plurality of cascode transistors 814(1 )-814(X), based on the charge on the output node 816 to dissipate the charge on the output node 816 through the plurality of cascode transistors 814(1 )-814(X).

[0063] The first off-state bias circuit 808 includes a plurality of bias control circuits 902(1 )-902(X), each coupled to one of the control terminals 812(1 )-812(X)). Together, the plurality of bias control circuits 902(1 )-902(X) activates the cascode transistors 814(1 )-814(X) to allow the amplifier circuit 800 to conduct the charge on the output node 816 to the reference voltage node GND. The bias control circuit 902(1 ) is coupled to the output node 816 and uses the charge on the output node 816 to provide a bias voltage VOFFI (1 ) on the control terminal 812(1 ) of the first cascode transistor 814(1 ). The bias voltage VOFFI (1 ) activates the first cascode transistor 814(1 ), which causes a current Isoo to flow through the first cascode transistor 814(1 ), providing a voltage to the next bias circuit (e.g., the bias control circuit 902(2) to activate the next cascode transistor 814(2). In this

Attorney Docket No. 2867-3045-WO manner, each of the plurality of cascode transistors 814(1 )-814(X) is activated and powers the plurality of bias control circuits 902(1 )-902(X).

[0064] A representative bias control circuit 902(N), which corresponds to each of the bias control circuits 902(1 )-902(X), is described with reference to Figure 10A. Although each of the bias control circuits 902(1 )-902(X) functions the same internally, external connections of the bias control circuit 902(1 ) differ slightly from those of the bias control circuits 902(2)-902(X), as will be explained.

[0065] Figure 10A illustrates the bias control circuit 902(N) coupled to an upper cascode transistor 1000(11) and to a lower cascode transistor 1000(L) next to the upper cascode transistor 1000(11), which represent any two consecutive ones of the plurality of cascode transistors 814(1 )-814(X) shown in Figure 8. Figure 10A shows an example in which a source/drain terminal 1002(11) of the upper cascode transistor 1000(11) is coupled to a drain/source terminal 1004(L) of the lower cascode circuit 1000(L). The bias control circuit 902(N) includes a first connection C1 to a control terminal 1006(L) and a second connection C2 to the drain/source terminal 1004(L) of the lower cascode transistor 814(L). The bias control circuit 902(N) also includes a third connection C3 to the control terminal 1006(U) of the upper cascode transistor 1000(U). However, since there is no cascode transistor prior to the first cascode transistor 814(1 ) in the series shown in Figure 8, the third connection C3 of the bias control circuit 902(1 ) is coupled to the output node 816.

[0066] Figure 10B is a schematic diagram illustrating details of a first example of the bias control circuit 902(N) that generates the off-state bias circuit VOFFI (N) on the control terminal 1006(L). Assuming that the upper cascode transistor 1000(11) is activated as described above due to a charge on the output node 816, the source/drain terminal 1002(11) provides a voltage to the drain/source terminal 1004(L). A voltage on the drain/source terminal 1004(L) provides a voltage to the control terminal 1006(L). That is, the bias control circuit 902(N) couples the drain/source terminal 1004(L) to the control terminal 1006(L). The bias control circuit 902(N) includes a plurality of diode circuits 1008(1 )-1008(D) coupled in series (e.g., cathode of a first diode circuit to anode of a next diode circuit)

Attorney Docket No. 2867-3045-WO between the drain/source terminal 1004(L) and the control terminal 1006(L). An anode AN1 of the diode circuit 1008(1 ) of the first plurality of diode circuits 1008(1 )-1008(D) is coupled to the drain/source terminal 1004(L) of the lower cascode transistor 1000(L) and a cathode CTD of the diode circuit 1008(D) is coupled to the control terminal 1006(L) of the lower cascode transistor 1000(L). The diode circuits 1008(1 )-1008(D) may be FET diodes, for example, in which the control terminals 1006(1 )-1006(D) are gates. The diode circuits 1008(1 )- 1008(D) may all be a first type of FET (e.g., N-type or P-type) or a combination of a first type and a second type.

[0067] The number D of diodes circuits 1008(1 )-1008(D) is determined as follows. Whenever a drain-to-gate voltage VDG on the lower cascode transistor 1000(L) exceeds a predetermined level (e.g., 2.0 volts), it would be desirable to activate the lower cascode transistor 1000(L) to allow charge on the drain/source terminal 1004(L) to be distributed through the lower cascode transistor 1000(L) to avoid a destructive voltage being applied to the lower cascode transistor 1000(L). In this regard, it would be desirable for the bias control circuit 902(N) to include a number D (e.g., 3) of diode circuits 1008(1 )-1008(D) across which a voltage drop would correspond to the predetermined level of the drain-to-gate voltage VDG. However, a bias control circuit 902(N) limited to too few diode circuits 1008(1 )- 1008(D) can allow a large leakage current through the amplifier circuit 800 in a standby mode, causing the amplifier circuit 800 to exceed standby leakage specifications. To minimize the leakage current in the standby mode and meet or exceed standby leak current requirements, the number D (e.g., 4) of diode circuits 1008(1 )-1008(D) should be increased.

[0068] However, increasing the number D of diode circuits 1008(1 )-1008(D) creates a drain-to-gate voltage VDG that is higher than the predetermined level that is determined as destructive. That is, if the number D is too high, there could be a destructive drain-to-gate voltage VDG applied to the lower cascode transistor 1000(L). And if the number D is too low, the leakage current of the device in standby mode will exceed specifications. To overcome this conflict, the bias

Attorney Docket No. 2867-3045-WO control circuit 902(N) further includes a diode bypass switch 1010 that can be activated to bypass a number B of the diode circuits 1008(1 )-1008(D).

[0069] In this regard, the number D of diode circuits 1008(1 )-1008(D) in the bias control circuit 902(N) may be high enough to avoid exceeding a leakage current specification in the standby mode, and the diode bypass switch 1010 can bypass a number B of the diode circuits 1008(1 )-1008(D) to reduce the drain-to-gate voltage VDG to a non-destructive level during operation in the on-state. In Figure 10B, there are D=4 of the diode circuits 1008(1 )-1008(D), and the diode bypass switch 1010 bypasses B=1 of the diode circuits 1008(1 )-1008(D). It should be understood that a bias control circuit 902(N) may include any number D of the diode circuits 1008(1 )-1008(D), and the diode bypass switch 1010 may bypass any one or more of the consecutive diode circuits 1008(1 )-1008(D) and any number B of the diode circuits 1008(1 )-1008(D), where B<D.

[0070]The diode bypass switch 1010 in this example may be implemented by a transistor, such as a FET, of which a drain/source terminal 1012 is coupled to an anode of one of the diode circuits 1008(1 )-1008(D), such as the anode AN1 . A source/drain terminal 1014 of the diode bypass switch 1010 is coupled to a cathode of one of the diode circuits 1008(1 )-1008(D) to be bypassed. A control terminal 1016 (e.g., a gate) of the diode bypass switch 1010 is coupled to the control terminal 1006(11) of the upper cascode transistor 1000(11). The bias voltages VON(1 )-VON(X) provided on the control terminals 812(1 )-812(X) in Figure 8 will activate the diode bypass switches 1010 in the on-state. In the first off- state, an electrostatic charge creating an environmental voltage VENV in the amplifier circuit 800 will be distributed provided to the control terminal 1006(11) and will activate the diode bypass switch 1010 of the bias control circuit 902(N) coupled to the control terminal 1006(L) of the lower cascode transistor 1000(L). [0071] In the case of the bias control circuit 902(1 ) coupled to the first cascode transistor 814(1 ) (not shown here), the control terminal 1016 of the diode bypass switch 1010 is coupled to the output node 816. Therefore, the diode bypass switch 1010 will bypass one (or more) of the diode circuits 1008(1 )-1008(D) in

Attorney Docket No. 2867-3045-WO either the on-state or in case of an electrostatic charge on the output node 816 during the first off-state.

[0072] Figure 10C is a schematic diagram illustrating another example of the bias control circuit 902(N). The bias control circuit 902(N) in this example includes the plurality of diode circuits 1008(1 )-1008(D). In this example, the diode bypass switch 1010, shown in Figure 10B, is omitted. Referring back to Figure 9, one of the bias control circuits 902(1 )-902(X), is coupled to each of the control terminals 812(1 )-812(X). Thus, the control terminal 1006(U) of the upper cascode transistor 1000(11) also has a bias control circuit 902(N-1 ) (not shown) coupled between the drain/source terminal 1004(11) and the control terminal 1006(11). A current I902 is conducted through the diode circuits 1008(1 )-1008(X) to produce the bias voltage VOFFI (N) on the control terminal 1006(L). A similar current also provides a charge on the control terminal 1006(11). The control terminal 1006(11) may be further coupled to the on-state bias circuit 806, as described above, through a large resistance R1 . This large resistance on the control terminal 1006(11) provides a path through which the charge on the control terminal 1006(L) can dissipate. However, a current flow through a large resistance can increase a voltage on the control terminal 1006(L). An alternative path for sinking the charge is needed to dissipate charge from the control terminal 1006(U) without increased voltage on the control terminal 1006(U). In this regard, the bias control circuit 902(N) in Figure 10C includes a charge sink circuit 1018.

[0073] As an example, the charge sink circuit 1018 may be implemented as a transistor having a drain/source terminal 1020 coupled to the control terminal 1006(U). A control terminal 1024 of the charge sink circuit 1018 may be coupled to an anode AN2 of one of the diode circuits 1008(1 )-1008(D) and a source/drain terminal 1022 of the charge sink circuit 1018 may be coupled to a cathode CT2 of the one of the diode circuits 1008(1 )-1008(D). Passing the current I902 through the diode circuits 1008(1 )-1008(D) provides a voltage on the anode AN2, which activates the charge sink circuit 1018. Once activated, the charge sink circuit 1018 provides a lower resistance path to sink the charge from the control

Attorney Docket No. 2867-3045-WO terminal 1006(11). This charge is added to the current I902 of the bias control circuit 902(N) provided to the control terminal 1006(L).

[0074] In turn, due to a high resistance R2 coupling the control terminal 1006(L) to the on-state bias circuit 806, as described above, the charge accumulated on the control terminal 1006(L) is also sinked via another charge sink circuit 1018 (not shown) to provide a lower resistance path to avoid a high voltage on the control terminal 1006(L).

[0075] Figure 10D is a schematic diagram of another example of the bias control circuit 902(N), including both the diode bypass switch 1010 of Figure 10B and the charge sink circuit 1018 of Figure 10C coupled to an upper cascode transistor 1000(U) and a lower cascode transistor 1000(L). The diode bypass switch 1010 and the charge sink circuit 1018 operate independently and function in the same manner in Figure 10D as described above with reference to Figures 10B and 10C, respectively. Therefore, no additional description of the function and features of Figure 10D is provided.

[0076] Figure 11 is a schematic diagram of the second off-state bias circuit 810 which is provided to protect the plurality of cascode transistors 814(1 )-814(X) from destructive voltages in the second off-state. In the second off-state, the second off-state bias circuit 810 activates the cascode transistors 814(1 )-814(X- 1 ) in an amplifier circuit 1100 to distribute the voltage VOUT generated on the output node 816 by another amplifier circuit 1102 coupled in parallel to the output node 816, as described below.

[0077] The second off-state can occur in the amplifier circuit 1100 in a segmented power amplification circuit 1100 in which there is at least one other amplifier circuit 1102 coupled in parallel with the amplifier circuit 1100, and the amplifier circuit 1102 is configured to generate an output voltage VOUT in an on- state (as described above). The amplifier circuit 1102 includes a plurality of cascaded transistors 1103(1 )-1103(Y) controlled by a bias circuit 1105. The power amplification circuit 1100 may include additional amplifier circuits (segments), though they are not shown here. As the demand for output power increases in the segmented power amplification circuit, the amplifier circuit 1102

Attorney Docket No. 2867-3045-WO and the amplifier circuit 800 (and any additional amplifier circuits) can be activated. As the demand for output power declines, the amplifier circuit 800 may be deactivated. Deactivating the amplifier circuit 800 in this regard may include disconnecting the amplifier circuit 800 from a supply voltage VDD, which may be, for example, the battery voltage VBAT provided by a battery 108 in Figure 1 . In one example of the second off-state, the on-state bias circuit 806 may be disconnected from the supply voltage VDD. In another example, the on-state bias circuit 806 may be decoupled from the control terminals 812(1 )-812(X-1 ) in the second off-state by second off-state switches 1104(1 )-1104(X-1 ). In the second off-state, the on-state bias circuit 806 does not generate the on-state bias voltages VON(1 )- VON(X) on the control terminals 812(1 )-812(X). Consequently, the plurality of cascode transistors 814(1 )-814(X) are deactivated.

[0078] However, in the second off-state, the output voltage VOUT may be generated on the output node 816 by active amplifier circuits while the plurality of cascode transistors 814(1 )-814(X) of the amplifier circuit 800 are inactive. In this manner, the output voltage VOUT may create a destructive voltage on at least the first cascode transistor 814(1 ). To reduce or avoid this problem, the second off- state bias circuit 809 includes a plurality of diode circuits 1106(1 )-1106(X) coupled in series between a supply voltage node 1108 and the reference voltage node GND. Each of the control terminals 812(1 )-812(X-1 ) is coupled to one of a plurality of nodes 1110(1 )-1110(X-1 ). Each of the plurality of nodes 1110(1 )- 1110(X-1 ) is coupled to a cathode of a first one of the diode circuits 1106(1 )- 1106(X) and an anode of a second one of the diode circuits 1106(1 )-1106(X). The plurality of nodes 1110(1 )-1110(X-1 ) provide second off-state bias voltages VOFF2(1 )-VOFF2(X-1 ) to the control terminals 812(1 )-812(X-1 ), respectively, to activate the cascode transistors 814(1 )-814(X-1 ). The control terminal 812(X) may be coupled to an input terminal 1112 (e.g., the input terminal 102 in Figure 1 ) on which the input RF signal RFJN is provided. The input RF signal RFJN causes the amplifier circuit 1102 to generate a voltage VOUT and may also activate the last cascode transistor 814(X). Thus, in the second off-state, the output voltage VOUT may be distributed across all of the cascode transistors

Attorney Docket No. 2867-3045-WO 814(1 )-814(X) to reduce a potentially destructive voltage across at least the first cascode transistor 814(1 ).

[0079] The diode circuits 1 106(1 )-1106(X) may be implemented as FET diodes. In some examples, all of the diode circuits 1 106(1 )-1106(X) may be a first type of FET diode (e.g., N-type or P-type). In some examples, the diode circuits 1 106(1 )-1106(X) may alternate in the sequence between a first type (e.g., N- type) and a second type (e.g., P-type). For example, the diode circuit 1 106(1 ) may be an N-type FET diode, and the diode circuit 1 106(2) may be a P-type FET diode, and so on. An anode AN3 of the diode circuit 1 106(1 ) may be coupled to the supply voltage node 1 108, and a cathode CT3 of the diode circuit 1 106(X) is coupled to the reference voltage node GND.

[0080] In the on-state, with the second off-state switches 1 104(1 )-1 104(X-1 ) closed, coupling the on-state bias circuit 806 to the control terminals 812(1 )- 812(X-1 ), there may be some conflict between the on-state bias voltages VON(1 )- VON(X-1 ) and the second off-state bias voltages VOFF2(1 )-VOFF2(X-1 ) but the diode circuits 1 106(1 )-1 106(X) may be downsized to allow the on-state bias voltages VON(1 )-VON(X-1 )IO control the voltages on the control terminals 812(1 )-812(X-1 ) in the on-state.

[0081] It should be understood by persons skilled in the art that N-type and P- type refer to a type of channel formed in a FET, which is based on a type of dopant in a semiconductor material (e.g., silicon) from which the FET is made. A dopant may be a trivalent dopant or a pentavalent dopant, for example.

[0082] Those skilled in the art will recognize improvements and modifications to the embodiments of the present disclosure. All such improvements and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.

Attorney Docket No. 2867-3045-WO