Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
CONDUCTIVE BRIDGE RANDOM ACCESS MEMORY (CBRAM) DEVICES WITH GRADED CONDUCTIVITY ELECTROLYTE LAYER
Document Type and Number:
WIPO Patent Application WO/2018/056963
Kind Code:
A1
Abstract:
Conductive bridge random access memory (CBRAM) devices with graded conductivity electrolyte layers are described. In an example, a conductive bridge random access memory (CBRAM) device includes a conductive interconnect disposed in an inter-layer dielectric (ILD) layer disposed above a substrate. A CBRAM element is disposed on the conductive interconnect. The CBRAM element includes an active electrode layer disposed on the conductive interconnect. A resistance switching layer is disposed above the active electrode layer. A passive electrode layer is disposed above the resistance switching layer. The resistance switching layer has a region of higher conductivity proximate to the passive electrode, the region of higher conductivity above and materially graded to a region of lower conductivity proximate to the underlying active electrode.

Inventors:
KARPOV ELIJAH V (US)
MUKHERJEE NILOY (US)
PILLARISETTY RAVI (US)
MAJHI PRASHANT (US)
Application Number:
PCT/US2016/052790
Publication Date:
March 29, 2018
Filing Date:
September 21, 2016
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
INTEL CORP (US)
International Classes:
H01L45/00
Foreign References:
US20030161195A12003-08-28
US20150194602A12015-07-09
US20150044852A12015-02-12
US20150372227A12015-12-24
US20070097739A12007-05-03
Attorney, Agent or Firm:
BRASK, Justin, K. et al. (US)
Download PDF:
Claims:
CLAIMS

What is claimed is:

1. A conductive bridge random access memory (CBRAM) device, comprising:

a conductive interconnect disposed in an inter-layer dielectric (ILD) layer disposed above a substrate; and

a CBRAM element disposed on the conductive interconnect, the CBRAM element

comprising:

an active electrode layer disposed on the conductive interconnect;

a resistance switching layer disposed above the active electrode layer; and a passive electrode layer disposed above the resistance switching layer, wherein the resistance switching layer comprising a region of higher conductivity proximate to the passive electrode, the region of higher conductivity above and materially graded to a region of lower conductivity proximate to the underlying active electrode.

2. The CBRAM device of claim 1, wherein the resistance switching layer comprises a chalcogenide material doped with an inert metal species, the resistance switching layer having a greater ratio of inert metal species/chalcogenide material proximate to the passive electrode than proximate to the active electrode.

3. The CBRAM device of claim 1, wherein the resistance switching layer comprises a metal oxide having a greater ratio of metal/oxygen proximate to the passive electrode than proximate to the active electrode.

4. The CBRAM device of claim 3, wherein the metal oxide is hafnium oxide.

5. The CBRAM device of claim 1, wherein the resistance switching layer comprises a metal aluminate having a greater ratio of metal/alumina proximate to the passive electrode than proximate to the active electrode.

6. The CBRAM device of claim 1, wherein the resistance switching layer comprises a metal silicate having a greater ratio of metal/silica proximate to the passive electrode than proximate to the active electrode.

7. The CBRAM device of claim 1, wherein the resistance switching layer has a thickness approximately in the range of 1-3 nanometers.

8. The CBRAM device of claim 1, further comprising:

a first barrier layer disposed between the resistance switching layer and the passive electrode.

9. The CBRAM device of claim 8, further comprising:

a second barrier layer disposed between the resistance switching layer and the active

electrode. 10. The CBRAM device of claim 1, further comprising:

a filament disposed in the resistance switching layer.

11. The CBRAM device of claim 1, wherein the active electrode layer comprises a metal species selected from the group consisting of copper, silver, nickel, and lithium, and wherein the passive electrode layer comprises a metal species selected from the group consisting of tungsten and platinum

12. The CBRAM device of claim 1, wherein the conductive interconnect is coupled to a drain region of an underlying select transistor disposed in or above the substrate.

13. A conductive bridge random access memory (CBRAM) device, comprising:

a conductive interconnect disposed in an inter-layer dielectric (ILD) layer disposed above a substrate; and

a CBRAM element disposed on the conductive interconnect, the CBRAM element

comprising:

a passive electrode layer disposed on the conductive interconnect;

a resistance switching layer disposed above the passive electrode layer; and an active electrode layer disposed above the resistance switching layer, wherein the resistance switching layer comprises a region of lower conductivity proximate to the active electrode, the region of lower conductivity above and materially graded to a region of higher conductivity proximate to the underlying passive electrode.

14. The CBRAM device of claim 13, wherein the resistance switching layer comprises a metal oxide having a greater ratio of metal/oxygen proximate to the passive electrode man proximate to the active electrode.

15. The CBRAM device of claim 14, wherein the metal oxide is hafnium oxide.

16. The CBRAM device of claim 13, wherein the resistance switching layer comprises a metal aluminate having a greater ratio of metal/alumina proximate to the passive electrode than proximate to the active electrode, comprises a metal silicate having a greater ratio of metal/silica proximate to the passive electrode than proximate to the active electrode, or comprises a chalcogenide material doped with an inert metal species and the resistance switching layer having a greater ratio of inert metal species/chalcogenide material proximate to the passive electrode than proximate to the active electrode.

17. The CBRAM device of claim 13, wherein the resistance switching layer has a thickness approximately in the range of 1-3 nanometers.

18. The CBRAM device of claim 13, further comprising:

a first barrier layer disposed between the resistance switching layer and the passive electrode; and

a second barrier layer disposed between the resistance switching layer and the active

electrode. 19. The CBRAM device of claim 13, further comprising:

a filament disposed in the resistance switching layer.

20. The CBRAM device of claim 13, wherein the active electrode layer comprises a metal species selected from the group consisting of copper, silver, nickel, and lithium, and wherein the passive electrode layer comprises a metal species selected from the group consisting of tungsten and platinum.

21. The CBRAM device of claim 13, wherein the conductive interconnect is coupled to a drain region of an underlying select transistor disposed in or above the substrate.

22. A method of fabricating a conductive bridge random access memory (CBRAM) device, the method comprising:

forming a conductive interconnect in an inter-layer dielectric (1LD) layer formed above a substrate;

forming a first electrode layer on the conductive interconnect;

forming a resistance switching layer above the first electrode layer, the resistance switching layer comprising a region of higher conductivity materially graded to a region of lower conductivity in a direction normal to the first electrode layer;

forming a second electrode layer above the resistance switching layer; and

patterning the first electrode layer, the resistance switching layer, and the second electrode layer to form a CBRAM element.

23. The method of claim 22, wherein forming the resistance switching layer comprises co- sputtering from a first target and a second target during a physical vapor deposition (PVD) process, the first target comprising a metal and the second target comprising a solid electrolyte material or a dielectric material, and wherein the metal to solid electrolyte material or the metal to dielectric material ratio, respectively, is varied during the PVD process to materially grade the resistance switching layer.

24. The method of claim 22, wherein forming the resistance switching layer comprises actively sputtering a metal target with oxygen during a physical vapor deposition (PVD) process, and wherein the metal to oxygen ratio is varied during the PVD process to materially grade the resistance switching layer.

25. The method of claim 22, further comprising:

applying a voltage cycling operation to form a filament in the resistance switching layer.

Description:
CONDUCTIVE BRIDGE RANDOM ACCESS MEMORY (CBRAM) DEVICES WITH GRADED

CONDUCTIVITY ELECTROLYTE LAYER

TECHNICAL FIELD

[0001] Embodiments of the invention are in the field of integrated circuit fabrication and, in particular, conductive bridge random access memory (CBRAM) devices with graded conductivity electrolyte layers.

BACKGROUND

[0002] For the past several decades, the scaling of features in integrated circuits has been a driving force behind an ever-growing semiconductor industry. Scaling to smaller and smaller features enables increased densities of functional units on the limited real estate of

semiconductor chips. For example, shrinking transistor size allows for the incorporation of an increased number of memory devices on a chip, lending to the fabrication of products with increased capacity. The drive for ever-more capacity, however, is not without issue. The necessity to optimize the performance of each device becomes increasingly significant.

[0003] Embedded SRAM and DRAM have problems with non-volatility and soft error rates, while embedded FLASH memories require additional masking layers or processing steps during manufacture, require high-voltage for programming, and have issues with endurance and reliability. Nonvolatile memory based on resistance change is known as RRAM or ReRAM. Although commonly anticipated as a replacement technology for flash memory, the cost benefit and performance benefit of RRAM have not been obvious enough to most companies to proceed with the replacement. Also, for low voltage non-volatile embedded applications, operating voltages less than IV and compatible with CMOS logic processes may be desirable but challenging to achieve.

[0004] Thus, significant improvements are still needed in the area of nonvolatile memory device manufacture and operation. In particular, significant improvements are still needed in the area of non-volatile memory arrays and their integration with logic processors. BRIEF DESCRIPTION OF THE DRAWINGS

[0005] Figure 1 illustrates a cross-sectional view of a CBRAM element having a graded conductive electrolyte layer, in accordance with an embodiment of the present invention.

[0006] Figure 2 illustrates a cross-sectional view of another CBRAM element having a graded conductivity electrolyte layer, in accordance with another embodiment of the present invention.

[0007] Figure 3 illustrates cross-sectional views of various operations in a method of fabricating a CBRAM element, in accordance with an embodiment of the present invention.

[0008] Figure 4 illustrates a cross-sectional view of a patterned CBRAM element having a dielectric spacer, in accordance with another embodiment of the present invention.

[0009] Figure 5 A illustrates a cross-sectional view of two CBRAM devices, in accordance with an embodiment of the present invention.

[0010] Figure 5B illustrates a plan view of a pair of CBRAM elements integrated with a common line electrode, in accordance with an embodiment of the present invention.

[0011] Figure 5C illustrates a plan view of a pair of CBRAM elements integrated with discrete via electrodes, in accordance with an embodiment of the present invention.

[0012] Figure 6 illustrates a cross-sectional view of a conductive bridge random access memory (CBRAM) device fabricated using a damascene process, in accordance with an embodiment of the present invention.

[0013] Figure 7 illustrates a cross-sectional view of a conductive bridge random access memory (CBRAM) element coupled to a drain side of a transistor selector, in accordance with an embodiment of the present invention.

[0014] Figures 8A-8E illustrate schematic views of several options for positioning a

CBRAM element in an integrated circuit, in accordance with embodiments of the present invention.

[0015] Figure 8F illustrates a cross-sectional view of a logic region together with a conductive bridge random access memory (CBRAM) memory array integrated on a common substrate, in accordance with an embodiment of the present invention.

[0016] Figures 9A and 9B illustrate a schematic and corresponding I-V plot, respectively, demonstrating concepts involved with filament formation in a conductive bridge random access memory (CBRAM) element, in accordance with an embodiment of the present invention.

[0017] Figure 10 illustrates an operational schematic representing a changing of states for a CBRAM memory element, in accordance with an embodiment of the present invention.

[0018] Figure 11 illustrates a schematic representation of resistance change in a CBRAM induced by changing the concentration of cation vacancies in the electrolyte layer, in accordance with an embodiment of the present invention.

[0019] Figure 12 illustrates a schematic of a memory bit cell which includes a CBRAM memory element, in accordance with an embodiment of the present invention.

[0020] Figure 13 illustrates a block diagram of an electronic system, in accordance with an embodiment of the present invention.

[0021] Figure 14 illustrates a computing device in accordance with one embodiment of the invention. [0022] Figure 15 illustrates an interposer that includes one or more embodiments of the invention.

DESCRIPTION OF THE EMBODIMENTS

[0023] Conductive bridge random access memory (CBRAM) devices with graded conductivity electrolyte layers are described. In the following description, numerous specific details are set forth, such as specific CBRAM material regimes and structure architectures, in order to provide a thorough understanding of embodiments of the present invention. It will be apparent to one skilled in the art that embodiments of the present invention may be practiced without these specific details. In other instances, well-known features, such as operations associated with embedded memory, are not described in detail in order to not unnecessarily obscure embodiments of the present invention. Furthermore, it is to be appreciated that the various embodiments shown in the Figures are illustrative representations and are not necessarily drawn to scale.

[0024] Certain terminology may also be used in the following description for the purpose of reference only, and thus are not intended to be limiting. For example, terms such as "upper," "lower," "above," "below," "bottom," and "top" refer to directions in the drawings to which reference is made. Terms such as "front," "back," "rear," and "side" describe the orientation and/or location of portions of the component within a consistent but arbitrary frame of reference which is made clear by reference to the text and the associated drawings describing the component under discussion. Such terminology may include the words specifically mentioned above, derivatives thereof, and words of similar import.

[0025] In accordance with embodiments of the present invention, a CBRAM material stack is designed to improve the switching properties and reliability of a memory device based on the CBRAM material stack. It is to be appreciated that CBRAM may be viewed as a specific type of resistive random access memory (RRAM). In a CBRAM device, a filament is formed based on metallic migration into an electrolyte material which is the switching layer of the CBRAM device. By contrast, in conventional RRAM, a filament is created based on oxygen vacancies.

[0026] One or more embodiments are directed to conductive bridge random access memory (CBRAM) material stacks having a graded conductivity electrolyte layer. Particular embodiments are directed to the fabrication of low voltage (low V) and low programming current CBRAM using a gradient profile in a solid electrolyte switching layer. The gradient profile may be formed using a co-sputtering process. Embodiments may be implemented to enable low V and low programming current metal filament memory by including a region of relatively lower conductivity of a solid electrolyte next to a copper (Cu), silver (Ag) or other active electrode and a region of relatively higher conductivity of the solid electrolyte next to a passive electrode. The use of such a solid electrolyte (SE) having graded conductivity may lead to reduced resistance or a reduced voltage required for filament formation (forming voltage), or both. To provide context, for a typical metal filament in a solid electrolyte, the device Joule heat is dissipated through the solid electrolyte when high current is passed through the device.

[0027] More generally, one or more embodiments of the present invention are directed to methods for integrating CBRAM memory arrays into a logic processor. Particular embodiments may be suitable for fabricating embedded non-volatile memory (e-NVM). Approaches described herein may provide a fabrication pathway for high performance CBRAM cells and increase the potential of using scaled CBRAM cells for future e-NVM needs, such as for integration in system on chip (SoC) products.

[0028] As an exemplary implementation, Figure 1 illustrates a cross-sectional view of a

CBRAM element having a graded conductivity electrolyte layer, in accordance with an embodiment of the present invention.

[0029] Referring to Figure 1, a conductive bridge random access memory (CBRAM) device 100 includes an active electrode layer 104 disposed above a substrate 102, which may include a conductive interconnect underlying the CBRAM device 100. A resistance switching layer 106 is disposed above the active electrode layer 104. A passive electrode layer 1 12 is disposed above the resistance switching layer 106. The resistance switching layer 106 has a region 110 of higher conductivity proximate to the passive electrode 112. The region 110 of higher conductivity is above and is materially graded 109 to a region 108 of lower conductivity proximate to the underlying active electrode 104.

[0030] It is to be appreciated that the ordering of an active electrode and a passive electrode can be reversed with respect to an underlying substrate. As an example, Figure 2 illustrates a cross-sectional view of another CBRAM element having a graded conductivity electrolyte layer, in accordance with another embodiment of the present invention.

[0031] Referring to Figure 2, a conductive bridge random access memory (CBRAM) device 120 includes a passive electrode layer 112 disposed above a substrate 102, which may include a conductive interconnect underlying the CBRAM device 120. A resistance switching layer 106 is disposed above the passive electrode layer 112. An active electrode layer 104 is disposed above the resistance switching layer 106. The resistance switching layer 106 has a region 108 of lower conductivity proximate to the active electrode 104. The region 108 of lower conductivity is above and is materially graded to a region 110 of higher conductivity proximate to the underlying passive electrode 112.

[0032] Referring again to Figures 1 and 2, and as used throughout the present disclosure, in an embodiment, a materially graded resistance switching layer has varying composition that transitions along the direction of the arrow 109, e.g., a transition from more conductive material to relatively lower conductive material in the direction of the arrow 109. The transition may be continuous or "analog" in nature or more be step-wise or "digital" in nature. In either case, in an embodiment, the resistance switching layer 106 has a thickness approximately in the range of 1- 3 nanometers.

[0033] In an embodiment, the resistance switching layer 106 is composed of a metal- doped solid electrolyte material. An electrolyte or solid electrolyte, as used herein, refers to solid electrolyte material which is a solid substance that receives ions, provides ions, or can transport ions. In an exemplary embodiment, the solid electrolyte material is a chalcogenide material. In one such embodiment, the resistance switching layer 106 is composed of a chalcogenide material doped with an inert metal species, such as platinum or palladium. In a specific such embodiment, the resistance switching layer 106 has a greater ratio of inert metal species/chalcogenide material proximate to the passive electrode 112 than proximate to the active electrode 104, e.g., a change in relative metal concentration by about 5 times proximate to the passive electrode 112 than proximate to the active electrode 104. In an embodiment, the resistance switching layer 106 is formed using a deposition process involving co-sputtering of a conductive metal species with a solid electrolyte material, examples of which are described below in association with Figure 3.

[0034] In another embodiment, the resistance switching layer 106 is composed of a metal oxide having a greater ratio of metal/oxygen proximate to the passive electrode 112 than proximate to the active electrode 104. In one such embodiment, the metal oxide is hafnium oxide having a greater ratio of hafnium/oxygen proximate to the passive electrode 112 than proximate to the active electrode 104. In another embodiment, the resistance switching layer 106 is composed of a metal aluminate having a greater ratio of metal/alumina (M/AI2O3) proximate to the passive electrode 112 than proximate to the active electrode 104. In one such embodiment, M is platinum or palladium. In yet another embodiment, the resistance switching layer 106 is composed of a metal silicate having a greater ratio of metal/silica (M/S1O2)

proximate to the passive electrode 112 than proximate to the active electrode 104. In one such embodiment, M is platinum or palladium

[0035] Referring again to Figures 1 and 2, and as used throughout the present disclosure, in an embodiment, the active electrode layer 104 is a source of cations for filament formation or resistance change in the switching layer 106. In an embodiment, the active electrode layer 104 includes a metal species such as, but not limited to, copper, silver, nickel, or lithium In one embodiment, the active electrode layer 104 is composed of copper telluride. In one embodiment, the active electrode layer 104 is composed of silver telluride. In one embodiment, the active electrode layer 104 is a lithium-containing layer such as a lithium-containing layer described below in association with Figures 10 and 11. In an embodiment, a barrier layer 105 is disposed between the resistance switching layer 106 and the active electrode 104. In one such embodiment, the barrier layer 105 is a titanium nitride (TiN) or tantalum nitride (TaN) barrier layer. In a specific embodiment, although not depicted, an additional confined or limited (relatively thin) active metal source (ion source) layer is included between such a barrier lay er

105 and the resistance switching layer 106.

[0036] Referring again to Figures 1 and 2, and as used throughout the present disclosure, in an embodiment, the passive electrode layer 112 is not a source of cations for filament formation or resistance change in the switching layer 106. In an embodiment, the passive electrode layer 112 includes a metal species such as, but not limited to, tungsten or platinum In one embodiment, a metal nitride, such as a titanium nitride or a tantalum nitride layer, is used as the material for the passive electrode layer 112. In another embodiment, the passive electrode layer 112 is composed of a noble metal such as, but not limited to Pd or Pt. In an embodiment, a barrier layer 113 is disposed between the resistance switching layer 106 and the passive electrode 112. In one such embodiment, the barrier lay er 113 is a titanium nitride (TiN) or tantalum nitride (TaN) barrier layer.

[0037] In an embodiment, referring again to Figure 1 or Figure 2, a filament 114 or a filament 124, respectively, is included or is formed in the resistance switching layer 106, e.g., throughout the graded material, to provide a filament-based CBRAM device, as is described in greater detail below in association with Figures 9A and 9B. In one embodiment, the CBRAM device 100 or 120 includes only a single filament 114 or 124, respectively. In one such embodiment, the single filament 114 or 124 is disposed in the central portion of the resistance switching layer 106. In other embodiments, however, a filament is not included and surface or interface-based CBRAM is fabricated. As such, embodiments described herein are applicable to both filamentary and interfacial CBRAM implementations.

[0038] A material stack for device 100 (or, alternatively, a material stack for device 120) may be fabricated by first performing a series of deposition operations. As an example, Figure 3 illustrates cross-sectional views of various operations in a method of fabricating a CBRAM element, in accordance with an embodiment of the present invention.

[0039] Referring to part (a) of Figure 3, a method of fabricating a conductive bridge random access memory (CBRAM) device includes forming a first electrode layer 104 above a substrate 102, which may include an underlying conductive interconnect, as is described in greater detail below. In the embodiment shown, the first electrode layer 104 is an active electrode layer.

[0040] Referring to part (b) of Figure 3, a resistance switching layer 106 is then formed above the first electrode layer 104. In an embodiment, the resistance switching layer 106 is formed directly on the first electrode layer 104, as is depicted. In another embodiment, a barrier layer such as described in association with Figure 1, is first formed on the first electrode layer

104, and the resistance switching layer 106 is then formed above the barrier layer, possibly on an ion source layer formed on the barrier layer.

[0041] In an embodiment, the resistance switching layer 106 has a region 110 of higher conductivity materially graded to a region 108 of lower conductivity in a direction normal to the first electrode layer 104, e.g., in a direction parallel with the axis of arrow 109. In a particular embodiment, as shown, the resistance switching layer 106 has a region 110 of higher conductivity materially graded to a region 108 of lower conductivity along the direction of arrow 109, e.g., as described in association with Figure 1.

[0042] In an embodiment, the resistance switching layer 106 is formed by co-sputtering from a first target and a second target during a physical vapor deposition (PVD) process. In one such embodiment, the first target is composed of a metal (e.g., Pd or Pt) and the second target is composed of a dielectric material (e.g., S1O2 or AI2O3). The metal to dielectric material ratio is varied during the PVD process to materially grade the resistance switching layer 106. In another such embodiment, the first target is composed of a metal (e.g., Pd or Pt) and the second target is composed of a solid electrolyte material (e.g., a chalcogenide material). The metal to solid electrolyte material ratio is varied during the PVD process to materially grade the resistance switching layer. In another embodiment, the resistance switching layer 106 is formed by actively sputtering a metal target with oxygen during a physical vapor deposition (PVD) process. The metal to oxygen ratio is varied during the PVD process to materially grade the resistance switching layer along the direction 109.

[0043] Referring to part (c) of Figure 3 a second electrode layer 112 is formed above the resistance switching layer 106. In an embodiment, the second electrode layer 112 is formed directly on the resistance switching layer 106, as is depicted. In another embodiment, a barrier layer such as described in association with Figure 1, is first formed on the resistance switching layer 106, and the second electrode layer 112 is then formed on the barrier layer. In the embodiment shown, the second electrode layer 112 is a passive electrode layer. It is to be appreciated, however, that the material stack 120 of Figure 2 may be fabricated by changing the order of processing and changing the direction of grading in the resistance switching layer 106.

[0044] In an embodiment, the material stack of part (c) of Figure 3 is subsequently patterned to form a CBRAM device. That is, the first electrode layer 104, the resistance switching layer 106, and the second electrode layer 112 are patterned subsequent to deposition of the layers. In one such embodiment, the patterning is performed using a subtractive etching process, the resulting structure of which is described in greater detail below in association with Figures 4 and 5 A. In another embodiment, the patterning is performed using a planarization operation of a damascene process, the resulting structure of which is described in greater detail below in association with Figure 6.

[0045] Subsequent to the processing described in association with Figure 3, dielectric spacer formation and/or filament formation may be performed. For example, Figure 4 illustrates a cross-sectional view of a patterned CBRAM element having a dielectric spacer, in accordance with another embodiment of the present invention. Figure 4 also illustrates formation of a filament in a CBRAM element, in accordance with an embodiment of the present invention.

[0046] Referring to Figure 4, the CBRAM element of part (c) of Figure 3 is illustrated following formation of a sidewall spacer 199 along the sidewalls of the CBRAM element. As such, in one embodiment, a dielectric sidewall spacer 199 is formed laterally adjacent to and in contact with sidewalls of the active electrode layer 104, the graded resistance switching layer 106, and the passive electrode layer 112 of the CBRAM element. In one such embodiment, the sidewalls of the CBRAM element are formed during a subtractive etching of the materials of the CBRAM stack shown in part (c) of Figure 3. In one such embodiment, the dielectric sidewall spacer 199 formation includes conformal deposition of a dielectric material, such as a silicon nitride layer, and subsequent anisotropic etching to form the dielectric sidewall spacer 199.

[0047] Referring again to Figure 4, the CBRAM element of part (c) of Figure 3 is illustrated following formation of a filament 114, e.g., by an electrical forming process described in greater detail below in association with Figures 9A and 9B. In an embodiment, only a single filament 114 is formed. In an embodiment, the filament 114 is laterally centralized within the graded resistance switching layer 106. In an embodiment, only a single filament 114 is formed and is laterally centralized within the graded resistance switching layer 106. Referring again to Figure 4, in an embodiment, the dielectric sidewall spacer 199 is formed prior to forming the filament 114. In another embodiment, the dielectric sidewall spacer 199 is formed subsequent to forming the filament 114.

[0048] It is to be appreciated that a CBRAM element 100 (or CBRAM element 120) may be fabricated on a conductive interconnect formed in an inter-layer dielectric (ILD) layer. As an example, Figure 5A illustrates a cross-sectional view of two CBRAM devices, in accordance with an embodiment of the present invention.

[0049] Referring to Figure 5 A, each of the CBRAM devices includes a conductive interconnect 506 disposed in an inter-layer dielectric (ILD) layer 504 disposed above a substrate 502. The ILD layer 506 may have an uppermost surface substantially co-planar with an uppermost surface of the conductive interconnect 506. A CBRAM element 100 is disposed on each of the conductive interconnects 506. Each CBRAM element 100 may include the material layers described in association with Figure 1 , as is depicted in Figure 5 A. It is to be appreciated that in other embodiments, each CBRAM element includes the material layers described in association with CBRAM element 120 of Figure 2.

[0050] In an embodiment, the conductive interconnect 506 includes a conductive line portion 508 and an underlying via portion 510, as is depicted in Figure 5 A. In another embodiment, the conductive interconnect is a conductive via In one embodiment, the conductive interconnect includes a conductive fill material 514 surrounded by a barrier layer 512, which may include an upper barrier layer 516, as is depicted in Figure 5A. In a specific such embodiment, the conductive fill material 514 but not the barrier layer 512 is recessed to form an opening in which the upper barrier layer 516 is then formed. In an embodiment, although depicted using different shading, the upper barrier layer 516 is composed of substantially the same material as barrier layer. In one such embodiment, the material includes tantalum nitride.

[0051] Referring again to Figure 5A, in an embodiment, the materials of the memory

(CBRAM) elements are patterned following a deposition process such as described in association with Figure 3. In one such embodiment, the material layers are patterned using a subtractive etching process. As depicted in Figure 5 A, a dielectric sidewall spacer 199 is laterally adjacent to and in contact with sidewalls of the patterned material layers of stacks 100, as described in association with Figure 4. In one such embodiment, the dielectric sidewall spacer 199 is formed laterally adjacent to and in contact with sidewalls of an active electrode layer 104, a graded resistance switching layer 106, and a passive electrode layer 112, as is depicted in Figure 5 A.

[0052] Referring again to Figure 5 A, and as used throughout the present disclosure, in an embodiment, one or more interlayer dielectrics (ILDs), such as ILD layer 504, are included in a CBRAM device structure. Such ILD layers may be formed using dielectric materials known for their applicability in integrated circuit structures, such as low-k dielectric materials. Examples of dielectric materials that may be used include, but are not limited to, silicon dioxide (S1O2), carbon doped oxide (CDO), silicon nitride, organic polymers such as perfluorocyclobutane or polytetrafluoroethylene, fluorosilicate glass (FSG), and organosilicates such as silsesquioxane, siloxane, or organosilicate glass. The ILD layers may include pores or air gaps to further reduce their dielectric constant. In cases where a stack of ILD layers is implemented, etch stop materials may be included as intervening dielectric layers between the ILD layers. Such etch stop layers may be composed of dielectric materials different from the interlayer dielectric material. In some embodiments, an etch stop layer includes a layer of a nitride of silicon (e.g., silicon nitride) or a layer of an oxide of silicon, or both, or a combination thereof. Other suitable materials may include carbon-based materials, such as silicon carbide. Alternatively, other etch stop layers known in the art may be used depending upon the particular implementation. The etch stop layers may be formed by CVD, PVD, or by other deposition methods. [0053] Referring again to Figure 5 A, and as used throughout the present disclosure, in an embodiment, the metal lines (such as 508) and vias (such as 510) are composed of one or more metal or other conductive structures. A common example is the use of copper lines and structures that may or may not include barrier layers (such as Ta or TaN layers) between the copper and surrounding ILD material. As used herein, the term metal includes alloys, stacks, and other combinations of multiple metals. For example, the metal interconnect lines may include barrier layers, stacks of different metals or alloys, etc. The interconnect lines are also sometimes referred to in the arts as traces, wires, lines, metal, or simply interconnect.

[0054] Referring again to Figure 5 A, and as used throughout the present disclosure, in an embodiment, substrate 502 is a semiconductor substrate. In one implementation, the

semiconductor substrate may be a crystalline substrate formed using a bulk silicon or a silicon- on-insulator substructure. In other implementations, the semiconductor substrate may be formed using alternate materials, which may or may not be combined with silicon, that include but are not limited to germanium, indium antimonide, lead telluride, indium arsenide, indium phosphide, gallium arsenide, indium gallium arsenide, gallium antimonide, or other combinations of group III-V or group IV materials. Although a few examples of materials from which the substrate may be formed are described here, any material that may serve as a foundation upon which a semiconductor device may be built falls within the spirit and scope of the present invention.

[0055] Thus, it is to be appreciated that the layers and materials described in association with Figures 1, 2, 4 or 5 A, and as used throughout the present disclosure, are typically formed on or above an underlying semiconductor substrate or structure, such as underlying device layer(s) of an integrated circuit. In an embodiment, an underlying semiconductor substrate 102 or 502 represents a general workpiece object used to manufacture integrated circuits. The

semiconductor substrate often includes a wafer or other piece of silicon or another

semiconductor material. Suitable semiconductor substrates include, but are not limited to, single crystal silicon, polycrystalline silicon and silicon on insulator (SOI), as well as similar substrates formed of other semiconductor materials. The semiconductor substrate, depending on the stage of manufacture, often includes transistors, integrated circuitry, and the like. The substrate may also include semiconductor materials, metals, dielectrics, dopants, and other materials commonly found in semiconductor substrates. In one embodiment, the illustrated structure depicted in

Figure 1, 2, 4 or 5 A is fabricated on underlying transistor or other semiconductor device layer(s) formed in or above the substrate 102 or 502. In another embodiment, the illustrated structures depicted in Figure 1, 2, 4 or 5 A are fabricated on underlying lower level interconnect layers formed above the substrate 102 or 502, respectively.

[0056] In an aspect, CBRAM elements 100 may be formed on a common conductive line. As an example, Figure 5B illustrates a plan view of a pair of CBRAM elements integrated with a common line electrode, in accordance with an embodiment of the present invention.

[0057] Referring to Figure 5B, a conductive interconnect 550 housed in an ILD layer 504 includes two CBRAM stacks 100 thereon (e.g., stacks including layers described in association with Figure 1). Each CBRAM stack 100 is disposed on a portion of an upper barrier layer 516 or a conductive fill material 514 of the conductive interconnect. The conductive interconnect in this example is a conductive line coupled to a first and second CBRAM stacks 100. It is to be appreciated that in other embodiments, each CBRAM element includes the material layers described in association with CBRAM element 120 of Figure 2.

[0058] In another aspect, adjacent CBRAM elements 100 may be formed on respective conductive vias. As an example, Figure 5C illustrates a plan view of a pair of CBRAM elements integrated with discrete via electrodes, in accordance with an embodiment of the present invention.

[0059] Referring to Figure 5C, a pair of conductive vias 560 housed in an ILD layer 504 each has a respective CBRAM stack 100 thereon (e.g., stacks including layers described in association with Figure 1). Each via is discrete and includes an exposed upper barrier layer 516 or conductive fill material 514, on which a corresponding CBRAM stack 100 is disposed. It is to be appreciated that in other embodiments, each CBRAM element includes the material layers described in association with CBRAM element 120 of Figure 2.

[0060] The above described CBRAM material stacks may be fabricated through subtractive patterning of the layers of the CBRAM stack 100 materials, as is depicted in the examples above. In another aspect, however, the layers of a CBRAM element may be fabricated in a damascene-like fabrication scheme. As an example, Figure 6 illustrates a cross-sectional view of a conductive bridge random access memory (CBRAM) device fabricated using a damascene process, in accordance with an embodiment of the present invention.

[0061] Referring to Figure 6, a conductive bridge random access memory (CBRAM) device includes a conductive interconnect 506 (e.g., one such interconnect described in association with Figure 5 A) disposed in a first inter-layer dielectric (ILD) layer 504 disposed above a substrate 502. A second ILD layer 604 is disposed above the first ILD layer 504. The second ILD layer 604 has an opening exposing the conductive interconnect 506 from a top down perspective. The opening has sidewalls, for example the sloped sidewalls depicted in Figure 6.

[0062] A CBRAM element 606 is disposed on the conductive interconnect 506. The

CBRAM element 606 includes an active electrode layer 104, a graded resistance switching layer 106, and a passive electrode layer 112. In one embodiment, the second ILD layer 604 is disposed directly on an uppermost surface 602 of the first ILD layer 504, as is depicted in Figure 6. In another embodiment, an etch stop layer is disposed between the first ILD layer 504 and the second ILD layer 604. [0063] Referring again to Figure 6, in an embodiment, a damascene process is used in which the materials of the CBRAM element 606 are deposited conformal with an opening in a dielectric layer. The materials of the CBRAM element are then planarized, e.g., by chemical mechanical polishing, to form the CBRAM element 606. In one embodiment, following or prior to planarization, a filament 114 is formed in the graded resistance switching layer 106, as is depicted in Figure 6.

[0064] In another aspect, a conductive interconnect of an associated CBRAM element stack may be coupled to a drain region of an underlying select transistor disposed on a substrate. As an example, Figure 7 illustrates a cross-sectional view of a conductive bridge random access memory (CBRAM) element coupled to a drain side of a transistor selector, in accordance with an embodiment of the present invention.

[0065] Referring to Figure 7, a memory structure 700 includes a transistor 702 disposed in or above an active region 704 of a semiconductor substrate 706. The transistor 702 includes a gate electrode 708 with source/drain regions 710 on either side of the gate electrode 708, and in active region 704 of substrate 706. In an embodiment, the source/drain region 710 on the left- hand side of Figure 7 is a source region, and the source/drain region 710 on the right-hand side of Figure 7 is a drain region. A CBRAM element 100 is coupled to the drain region of the transistor 702, but not to the source region of the transistor 702. The arrangement enables driving of the CBRAM element 100 by the drain side only. The CBRAM element 100 and portions of the transistor 702 may be included in an inter-layer dielectric (ILD) layer 750, as is depicted in Figure 7.

[0066] The CBRAM element 100 includes an active electrode layer 104, a graded resistance switching layer, and a passive electrode layer 112. It is to be appreciated that in other embodiments, the CBRAM element includes the material layers described in association with CBRAM element 120 of Figure 2. In either case, the CBRAM element is, in an embodiment, included as an interrupting feature along a conductive drain contact 730. In one such embodiment, corresponding gate contact 734 and source contact 732 are not coupled to, or interrupted by the CBRAM element 100, as is depicted in Figure 7. It is to be appreciated mat although the CBRAM element 100 is shown generically along the drain contact 730 without a lateral reference, the actual layer in which the CBRAM element 100 is included may be viewed as an interconnect layer (e.g., Ml, M2, M3, M4, etc.) corresponding to a logic region in another area of the substrate 706. It is also to be appreciated that additional interconnect layer(s) may be formed on top of the structure 700 shown in Figure 7, e.g., using standard dual damascene process techniques that are well-known in the art.

[0067] In an embodiment, transistor 702 is a metal-oxide-semiconductor field-effect transistor (MOSFET or simply MOS transistor), fabricated on a substrate. In various implementations of the invention, the MOS transistors described herein may be planar transistors, nonplanar transistors, or a combination of both. Nonplanar transistors include

FinFET transistors such as double-gate transistors and tri-gate transistors, and wrap-around or all-around gate transistors such as nanoribbon and nanowire transistors.

[0068] In an embodiment, each MOS transistor includes a gate stack formed of at least two layers, a gate dielectric layer and a gate electrode layer. The gate dielectric layer may include one layer or a stack of layers. The one or more layers may include silicon oxide, silicon dioxide (SiCh) and/or a high-k dielectric material. The high-k dielectric material may include elements such as hafnium, silicon, oxygen, titanium, tantalum, lanthanum, aluminum, zirconium, barium, strontium, yttrium, lead, scandium, niobium, and zinc. Examples of high-k materials that may be used in the gate dielectric layer include, but are not limited to, hafnium oxide, hafnium silicon oxide, lanthanum oxide, lanthanum aluminum oxide, zirconium oxide, zirconium silicon oxide, tantalum oxide, titanium oxide, barium strontium titanium oxide, barium titanium oxide, strontium titanium oxide, yttrium oxide, aluminum oxide, lead scandium tantalum oxide, and lead zinc niobate. In some embodiments, an annealing process may be carried out on the gate dielectric layer to improve its quality when a high-k material is used.

[0069] The gate electrode layer of each MOS transistor is formed on the gate dielectric layer and may consist of at least one P-type workfunction metal or N-type workfunction metal, depending on whether the transistor is to be a PMOS or an NMOS transistor. In some implementations, the gate electrode layer may consist of a stack of two or more metal layers, where one or more metal layers are workfunction metal layers and at least one metal layer is a fill metal layer.

[0070] For a PMOS transistor, metals that may be used for the gate electrode include, but are not limited to, ruthenium, palladium, platinum, cobalt, nickel, and conductive metal oxides, e.g. , ruthenium oxide. A P-type metal layer will enable the formation of a PMOS gate electrode with a workfunction that is between about 4.9 eV and about 5.2 eV. For an NMOS transistor, metals that may be used for the gate electrode include, but are not limited to, hafnium, zirconium, titanium, tantalum, aluminum, alloys of these metals, and carbides of these metals such as hafnium carbide, zirconium carbide, titanium carbide, tantalum carbide, and aluminum carbide. An N-type metal layer will enable the formation of an NMOS gate electrode with a workfunction that is between about 3.9 eV and about 4.2 eV.

[0071] In some implementations, the gate electrode may consist of a "U"-shaped structure that includes a bottom portion substantially parallel to the surface of the substrate and two sidewall portions that are substantially perpendicular to the top surface of the substrate. In another implementation, at least one of the metal layers that form the gate electrode may simply be a planar layer that is substantially parallel to the top surface of the substrate and does not include sidewall portions substantially perpendicular to the top surface of the substrate. In further implementations of the invention, the gate electrode may consist of a combination of U- shaped structures and planar, non-U-shaped structures. For example, the gate electrode may consist of one or more U-shaped metal layers formed atop one or more planar, non-U-shaped layers.

[0072] In some implementations of the invention, a pair of sidewall spacers 752 may be formed on opposing sides of the gate stack that bracket the gate stack. The sidewall spacers may be formed from a material such as silicon nitride, silicon oxide, silicon carbide, silicon nitride doped with carbon, and silicon oxynitride. Processes for forming sidewall spacers are well known in the art and generally include deposition and etching process steps. In an alternate implementation, a plurality of spacer pairs may be used, for instance, two pairs, three pairs, or four pairs of sidewall spacers may be formed on opposing sides of the gate stack.

[0073] As is well known in the art, source and drain regions are formed within the substrate adjacent to the gate stack of each MOS transistor. The source and drain regions are generally formed using either an implantation/diffusion process or an etching/deposition process. In the former process, dopants such as boron, aluminum, antimony, phosphorous, or arsenic may be ion-implanted into the substrate to form the source and drain regions. An annealing process that activates the dopants and causes them to diffuse further into the substrate typically follows the ion implantation process. In the latter process, the substrate may first be etched to form recesses at the locations of the source and drain regions. An epitaxial deposition process may then be carried out to fill the recesses with material mat is used to fabricate the source and drain regions. In some implementations, the source and drain regions may be fabricated using a silicon alloy such as silicon germanium or silicon carbide. In some implementations the epitaxially deposited silicon alloy may be doped in situ with dopants such as boron, arsenic, or phosphorous. In further embodiments, the source and drain regions may be formed using one or more alternate semiconductor materials such as germanium or a group III-V material or alloy. And in further embodiments, one or more layers of metal and/or metal alloys may be used to form the source and drain regions.

[0074] To provide further context, integrating memory directly onto a microprocessor chip would be advantageous since it enables higher operation speeds compared to having physically separate logic and memory chips. Unfortunately, traditional charge-based memory technologies such as DRAM and NAND Flash are now facing severe scalability issues related to increasingly precise charge placement and sensing requirements. As such, embedding charge- based memory directly onto a high performance logic chip is not very attractive for future technology nodes. However, a memory technology that does have the potential to scale to much smaller geometries compared to traditional charge-based memories is conductive bridge random access memory (CBRAM), since it relies on resistivity rather than charge as the information carrier. However, in order to exploit the potential benefits of a high performance logic chip with embedded CBRAM memory, an appropriate integrated logic plus CBRAM structure and fabrication method is needed. Embodiments of the present invention include such structures and fabrication processes.

[0075] Relating to one or more embodiments described herein, it is to be appreciated that traditional DRAM memory is facing severe scaling issues and, so, other types of memory devices are being actively explored in the electronics industry. One future contender is CBRAM devices. Embodiments described herein include a fabrication method for embedding CBRAM bit cell arrays into a logic process technology. Embodiments described may be advantageous for processing schemes involving the fabrication of logic processors with embedded memory arrays.

[0076] In another aspect, a CBRAM element may be included in an integrated circuit in regions typically referred to as back end or back end of line (BEOL) layers of the integrated circuit. As examples, Figures 8A-8E illustrate schematic views of several options for positioning an CBRAM element in an integrated circuit, in accordance with embodiments of the present invention.

[0077] Referring to all Figures 8A-8E, in each case, a memory region 800 and a logic region 802 of an integrated circuit are depicted schematically. Each memory region 800 includes a select transistor 804 and overlying alternating metal lines and vias. Each logic region includes a plurality of transistors 806 and overlying alternating metal lines and vias which can be used to connect the plurality of transistors 806 into functional circuits, as is well known in the art.

[0078] Referring to Figure 8A, a CBRAM device 820 is disposed between a lower conductive via 822 and an upper conductive line 824. In one embodiment, the lower conductive via 822 is in electrical contact with a bottom electrode of the CBRAM device 820 (e.g., active electrode 104 or passive electrode 112), and the upper conductive line 824 is in electrical contact with a top electrode of the CBRAM device 820 (e.g., passive electrode 112 or active electrode 104, respectively). In a specific embodiment, the lower conductive via 822 is in direct contact with a bottom electrode of the CBRAM device 820, and the upper conductive line 824 is in direct contact with a top electrode of the CBRAM device 820.

[0079] Referring to Figure 8B, a CBRAM device 830 is disposed between a lower conductive line 832 and an upper conductive via 834. In one embodiment, the lower conductive line 832 is in electrical contact with a bottom electrode of the CBRAM device 830 (e.g., active electrode 104 or passive electrode 112), and the upper conductive via 834 is in electrical contact with a top electrode of the CBRAM device 830 (e.g., passive electrode 1 12 or active electrode 104, respectively). In a specific embodiment, the lower conductive line 832 is in direct contact with a bottom electrode of the CBRAM device 830, and the upper conductive via 834 is in direct contact with atop electrode of the CBRAM device 830.

[0080] Referring to Figure 8C, a CBRAM device 840 is disposed between a lower conductive line 842 and an upper conductive line 844 without an intervening conductive via. In one embodiment, the lower conductive line 842 is in electrical contact with a bottom electrode of the CBRAM device 840 (e.g., active electrode 104 or passive electrode 112), and the upper conductive line 844 is in electrical contact with a top electrode of the CBRAM device 840 (e.g., passive electrode 112 or active electrode 104, respectively). In a specific embodiment, the lower conductive line 842 is in direct contact with a bottom electrode of the CBRAM device 840, and the upper conductive line 844 is in direct contact with a top electrode of the CBRAM device 840.

[0081] Referring to Figure 8D, a CBRAM device 850 is disposed between a lower conductive via 852 and an upper conductive via 854 without an intervening conductive line. In one embodiment, the lower conductive via 852 is in electrical contact with a bottom electrode of the CBRAM device 850 (e.g., active electrode 104 or passive electrode 112), and the upper conductive via 854 is in electrical contact with a top electrode of the CBRAM device 850 (e.g., passive electrode 112 or active electrode 104, respectively). In a specific embodiment, the lower conductive via 852 is in direct contact with a bottom electrode of the CBRAM device 850, and the upper conductive via 854 is in direct contact with a top electrode of the CBRAM device 850.

[0082] Referring to Figure 8E, a CBRAM device 860 is disposed between a lower conductive line 862 and an upper conductive via 864 in place of an intervening conductive line and conductive via pairing. In one embodiment, the lower conductive line 862 is in electrical contact with a bottom electrode of the CBRAM device 860 (e.g., active electrode 104 or passive electrode 112), and the upper conductive via 864 is in electrical contact with a top electrode of the CBRAM device 860 (e.g., passive electrode 112 or active electrode 104, respectively). In a specific embodiment, the lower conductive line 862 is in direct contact with a bottom electrode of the CBRAM device 860, and the upper conductive via 864 is in direct contact with a top electrode of the CBRAM device 860.

[0083] A CBRAM array may be embedded in a logic chip. As an example, Figure 8F illustrates a cross-sectional view of a logic region together with a conductive bridge random access memory (CBRAM) memory array integrated on a common substrate, in accordance with an embodiment of the present invention. Referring to Figure 8F, a structure 4000 includes a logic region 4020 and a CBRAM array region 4040.

[0084] Referring to the CBRAM array region 4040 of Figure 8F, in a first layer, metal 2

(M2) 4080 and via 1 (VI) 4100 structures are formed above a substrate 4060. The M2 4080 and VI 4100 structures are formed in an inter-layer dielectric layer 4120 disposed over an etch stop layer 4140. [0085] Referring again to the CBRAM array region 4040 of Figure 8F, in a second layer, a plurality of CBRAM stacks 100 is formed in the inter-layer dielectric layer 4200 disposed over the etch stop layer 4220. The plurality of CBRAM stacks 100 may be coupled to corresponding ones of the M2 4080 structures by a conductive layer 4240, as is depicted in Figure 8F. A dielectric spacer layer 199 may be formed on sidewalls of portions of the CBRAM stacks, as is also depicted in Figure 8F. Each of the CBRAM stacks 100 includes an active electrode layer

104, a graded resistance switching layer 106, and a passive electrode layer 1 12. It is to be appreciated mat in other embodiments, the CBRAM element includes the material layers described in association with CBRAM element 120 of Figure 2. In either case, a top electrode or conductive hardmask 4340 may also be included, as is depicted in Figure 8F.

[0086] Referring again to the CBRAM array region 4040 of Figure 8F, in a third layer, an etch stop layer 4360 is disposed on the inter-layer dielectric layer 4200. Metal 4 (M4) 4380 and via to memory 4400 structures are formed in the inter-layer dielectric layer 4420 disposed over the etch stop layer 4360. It is to be appreciated mat additional interconnect layer(s) may be formed on top of the M4/via to memory layers of the CBRAM array region 4040 of Figure 8F, e.g., using standard dual damascene process techniques that are well-known in the art.

[0087] It is to be appreciated that although the CBRAM stacks may actually include numerous layers of very thin films, for the sake of simplicity the CBRAM stacks 100 are depicted as describe above. It is also to be appreciated that although in the illustrations the CBRAM stacks are shown embedded into a corresponding logic metal 3 (M3) layer, they may instead be embedded into some other interconnect layer (e.g., Ml, M2, M4, etc.)

[0088] Referring again to Figure 8F, in an embodiment, the conductive metal layer 4240 is a tantalum nitride (TaN) layer. In one embodiment, the conductive metal layer 4240 is referred to as a "thin via" layer. In an embodiment, the top electrode 4340 is composed of a material or stack of materials suitable for electrically contacting the CBRAM stack 100. In an embodiment, the top electrode 4340 is a topographically smooth electrode. In one such embodiment, the top electrode 4340 has a thickness suitable for good conductivity but has little to no columnar structure formation that would otherwise lead to a rough top surface. Such a topographically smooth electrode may be referred to as amorphous in structure. In an embodiment, the top electrode 4340 begins as a hardmask layer, such as a titanium nitride hardmask layer, used for patterning the CBRAM stack and is ultimately retained as a conductive contact.

[0089] Referring now to the logic region 4020 of Figure 8F, in the first layer, metal 2

(M2) 4500 and via 1 (VI) 4520 structures are formed in the inter-layer dielectric layer 4120 disposed over the etch stop layer 4140. In the second layer, the etch stop layer 4220 is disposed on the inter-layer dielectric layer 4120. Metal 3 (M3) 4540 and via 2 (V2) 4560 structures are formed in the inter-layer dielectric layer 4200 disposed over the etch stop layer 4220. In the third layer, the etch stop layer 4360 is disposed on the inter-layer dielectric layer 4200. Metal 4

(M4) 4580 and via 3 (V3) 4600 structures are formed in the inter-layer dielectric layer 4420 disposed over the etch stop layer 4360. It is to be appreciated that additional interconnect layer(s) may be formed on top of the M4/V3 layers of the logic region 4020 of Figure 8F, e.g., using standard dual damascene process techniques that are well-known in the art.

[0090] In another aspect, upon fabrication of a CBRAM element, the CBRAM may be subjected to an intentional one-time "break-down" process for filament formation in the resulting

CBRAM device fabricated from the CBRAM memory element, e.g., to form filament 114 of Figure 1 or filament 124 of Figure 2. To illustrate the above aspect. Figures 9A and 9B illustrate a schematic and corresponding 1-V plot, respectively, demonstrating concepts involved with filament formation in a conductive bridge random access memory (CBRAM) element, in accordance with an embodiment of the present invention.

[0091] Referring to Figure 9A, a material stack 900 includes a passive electrode 112, a switching layer 106 that has a material gradient 109, and an active electrode 104. The material gradient 109 of the switching layer 106 provides a region of higher conductivity proximate to the passive electrode 112 and a region of lower conductivity proximate to the active electrode 104.

It is to be appreciated, for general illustrative purposes, the electrolyte layer is shown as a uniform layer. However, in an embodiment, the electrolyte layer of Figure 11 includes a graded conductivity layer, as described in embodiments above. Also, it is to be appreciated that the material stack associated with 120 of Figure 2 is shown. However, in other embodiments, the material stack associated with 100 of Figure 1 is used.

[0092] Conductive bridge RAM cell filament formation begins with a forming (soft breakdown) operation (1) to provide a low resistance state (LRS). A first reset operation (2) is then performed to provide switching to a high resistance state (HRS). A set operation (3) is then performed to return to the LRS. Performing operations (l)-(3) involves motion of metal ions and redox phenomena. Plot 910 of Figure 9B illustrates the I-V characteristics association with operations (1), (2) and (3) of Figure 9 A

[0093] As described above, a CBRAM element or device may be a cationic-based electrolyte memory element. As an example, Figure 10 illustrates an operational schematic representing a changing of states for a CBRAM memory element, in accordance with an embodiment of the present invention. It is to be appreciated, for general illustrative purposes, the electrolyte layer is shown as a uniform layer. However, in an embodiment, the electrolyte layer of Figure 10 includes a graded conductivity layer, as described in embodiments above.

[0094] Referring to Figure 10, memory element 1000 may begin in a more conductive state (1 ), with a cationic-based electrolyte layer being in a more conductive state 1004A. An electrical pulse, such as a duration of a positive bias (2) may be applied to provide memory element 1000 in a less conductive state (3), with the cationic-based electrolyte layer being in a less conductive state 1004B. An electrical pulse, such as a duration of a negative bias (4) may be applied to again provide memory element 1000 having the more conductive state (1). Thus, electrical pulsing may be used to change resistance of the memory element 1000. Polarity applied is such as to attract active cations of in the memory layer to the intercalation electrode under negative bias.

[0095] As an example of one approach, Figure 11 illustrates a schematic representation of resistance change in a CBRAM induced by changing the concentration of cation vacancies in the electrolyte layer, in accordance with an embodiment of the present invention. It is to be appreciated, for general illustrative purposes, the electrolyte layer is shown as a uniform layer. However, in an embodiment, the electrolyte layer of Figure 11 includes a graded conductivity layer, as described in embodiments above.

[0096] Referring to Figure 11, a memory element 1100 is shown as deposited (A). The memory element includes a cationic-based electrolyte layer 1104 between a bottom electrode 1102 and a top electrode 1106. In a specific example, the layer 1104 is a lithium cobalt oxide layer, described in greater details below, and lithium atoms and lithium vacancies are distributed as shown in (A). Referring to (B) of Figure 11, upon application of a negative bias, the memory element 1100 can be made more conductive. In that state, lithium atoms migrate to the top electrode 1106, while vacancies remain throughout the layer 1104. Referring to (C) of Figure 11, upon application of a positive bias to one of the electrodes, the memory element can be made less conductive. In that state, lithium atoms are distributed more evenly throughout layer 1104. Accordingly, in an embodiment, effective composition (e.g., the location of lithium atoms (or cations) versus vacancies) of a cationic-based electrolyte layer is modified to change resistance of a memory element, in some embodiments due to stoichiometry -induced Mott transition. In a specific embodiment, an applied electrical field, which drives such compositional change during write operation, is tuned to values approximately in the range of Ie6-le7 V/cm

[0097] In an embodiment, referring again to Figure 11, one electrode (e.g., bottom electrode 1102) in a memory element including a canonic electrolyte layer is a noble metal based electrode. In one embodiment, examples of suitable noble metals include, but are not limited to palladium (Pd) or platinum (Pt). In a specific embodiment, a memory stack includes a bottom electrode composed of an approximately 10 nanometer thick Pd layer.

[0098] It is to be appreciated mat a CBRAM material stack may be used to fabricate a memory bit cell. For example, Figure 12 illustrates a schematic of a memory bit cell 1200 which includes a conductive bridge random access memory (CBRAM) memory element 100, in accordance with an embodiment of the present invention. Such a CBRAM memory element may be suitable for manufacture on a substrate in common with logic regions of the substrate.

[0099] Referring to Figure 12, the CBRAM memory element 100 includes an active electrode 104 with resistance switching layer 106 above the active electrode 104. A passive electrode 112 is above the resistance switching layer 106. It is to be appreciated that in other embodiments, the CBRAM element includes the material layers described in association with

CBRAM element 120 of Figure 2, i.e., the material stack would be inverted.

[00100] The passive electrode 1 12 may be electrically connected to a bit line 1232. The active electrode 104 may be coupled with a transistor 1234. The transistor 1234 may be coupled with a wordline 1236 and a source line 1238 in a manner that will be understood to those skilled in the art. The memory bit cell 1200 may further include additional read and write circuitry (not shown), a sense amplifier (not shown), a bit line reference (not shown), and the like, as will be understood by those skilled in the art, for the operation of the memory bit cell 1200. It is to be appreciated that a plurality of the memory bit cells 1200 may be operably connected to one another to form a memory array, where the memory array can be incorporated into a non-volatile memory region of a substrate in common with a logic region. It is to be appreciated that the transistor 1234 may be connected to the passive electrode 1 12 or the active electrode 104, although only the latter is shown. Likewise, bit line 1232 may be connected to the active electrode 104 or the passive electrode 112, although only the latter is shown.

[00101] Figure 13 illustrates a block diagram of an electronic system 1300, in accordance with an embodiment of the present invention. The electronic system 1300 can correspond to, for example, a portable system, a computer system, a process control system, or any other system that utilizes a processor and an associated memory. The electronic system 1300 may include a microprocessor 1302 (having a processor 1304 and control unit 1306), a memory device 1308, and an input/output device 1310 (it is to be appreciated that the electronic system 1300 may have a plurality of processors, control units, memory device units and/or input/output devices in various embodiments). In one embodiment, the electronic system 1300 has a set of instructions that define operations which are to be performed on data by the processor 1304, as well as, other transactions between the processor 1304, the memory device 1308, and the input/output device 1310. The control unit 1306 coordinates the operations of the processor 1304, the memory device 1308 and the input/output device 1310 by cycling through a set of operations that cause instructions to be retrieved from the memory device 1308 and executed. The memory device 1308 can include a memory element as described in the present description. In an embodiment, the memory device 1308 is embedded in the microprocessor 1302, as depicted in Figure 13. In an embodiment, the processor 1304, or another component of electronic system 1300, includes an array of conductive bridge random access memory (CBRAM) devices, such as those described herein. [00102] Figure 14 illustrates a computing device 1400 in accordance with one

embodiment of the invention. Tlie computing device 1400 houses aboard 1402. The board

1402 may include a number of components, including but not limited to a processor 1404 and at least one communication chip 1406. The processor 1404 is physically and electrically coupled to the board 1402. In some implementations the at least one communication chip 1406 is also physically and electrically coupled to the board 1402. In further implementations, the communication chip 1406 is part of the processsor 1404.

[00103] Depending on its applications, computing device 1400 may include other components that may or may not be physically and electrically coupled to the board 1402. These other components include, but are not limited to, volatile memory (e.g., DRAM), non-volatile memory (e.g., ROM), flash memory, a graphics processor, a digital signal processor, a crypto processor, a chipset, an antenna, a display, a touchscreen display, a touchscreen controller, a batterj', an audio codec, a video codec, a power amplifier, a global positioning system (GPS) device, a compass, an accelerometer, a gyroscope, a speaker, a camera, and a mass storage device (such as hard disk drive, compact disk (CD), digital versatile disk (DVD), and so forth).

[00104] The communication chip 1406 enables wireless communications for the transfer of data to and from the computing device 1400. The term "wireless" and its derivatives may be used to describe circuits, devices, systems, methods, techniques, communications channels, etc., that may communicate data through the use of modulated electromagnetic radiation through a non-solid medium. The term does not imply that the associated devices do not contain any wires, although in some embodiments they might not. The communication chip 1406 may implement any of a number of wireless standards or protocols, including but not limited to Wi-Fi (IEEE 802.11 family), WiMAX (IEEE 802.16 family), IEEE 802.20, long term evolution (LTE), Ev-DO, HSPA+, HSDPA+, HSUPA+, EDGE, GSM, GPRS, CDMA, TDMA, DECT, Bluetooth, derivatives thereof, as well as any other wireless protocols that are designated as 3G, 4G, SG, and beyond. The computing device 1400 may include a plurality of communication chips 1406. For instance, a first communication chip 1406 may be dedicated to shorter range wireless communications such as Wi-Fi and Bluetooth and a second communication chip 1206 may be dedicated to longer range wireless communications such as GPS, EDGE, GPRS, CDMA, WiMAX, LTE, Ev-DO, and others.

[00105] The processor 1404 of the computing device 1400 includes an integrated circuit die packaged within the processor 1404. In some implementations of embodiments of the invention, the integrated circuit die of the processor includes one or more arrays, such as conductive bridge random access memory (CBRAM) memory arrays integrated into a logic processor, built in accordance with embodiments of the present invention. The term "processor" may refer to any device or portion of a device that processes electronic data from registers and/or memory to transform that electronic data into other electronic data that may be stored in registers and/or memory.

[00106] The communication chip 1406 also includes an integrated circuit die packaged within the communication chip 1406. In accordance with another implementation of an embodiment of the invention, the integrated circuit die of the communication chip includes conductive bridge random access memory (CBRAM) memory arrays integrated into a logic processor, built in accordance with embodiments of the present invention.

[00107] In further implementations, another component housed within the computing device 1400 may contain a stand-alone integrated circuit memory die that includes one or more arrays, such as conductive bridge random access memory (CBRAM) memory arrays integrated into a logic processor, built in accordance with embodiments of the present invention.

[00108] In various implementations, the computing device 1400 may be a laptop, a netbook, a notebook, an ultrabook, a smartphone, a tablet, a personal digital assistant (PDA), an ultra-mobile PC, a mobile phone, a desktop computer, a server, a printer, a scanner, a monitor, a set-top box, an entertainment control unit, a digital camera, a portable music player, or a digital video recorder. In further implementations, the computing device 1400 may be any other electronic device that processes data.

[00109] Accordingly, one or more embodiments of the present invention relate generally to the fabrication of embedded microelectronic memory. The microelectronic memory may be non-volatile, where the memory can retain stored information even when not powered. One or more embodiments of the present invention relate to the fabrication of conductive bridge random access memory (CBRAM) memory arrays integrated into a logic processor. Such arrays may be used in an embedded non-volatile memory, either for its non-volatility, or as a replacement for embedded dynamic random access memory (eDRAM). For example, such an array may be used for 1T-1R memory or 2T-1R memory (R = resistor) at competitive cell sizes within a given technology node.

[00110] Figure 15 illustrates an interposer 1500 that includes one or more embodiments of the invention. The interposer 1500 is an intervening substrate used to bridge a first substrate 1502 to a second substrate 1504. The first substrate 1502 may be, for instance, an integrated circuit die. The second substrate 1504 may be, for instance, a memory module, a computer motherboard, or another integrated circuit die. Generally, the purpose of an interposer 1500 is to spread a connection to a wider pitch or to reroute a connection to a different connection. For example, an interposer 1500 may couple an integrated circuit die to a ball grid array (BGA) 1506 that can subsequently be coupled to the second substrate 1504. In some embodiments, the first and second substrates 1502/1504 are attached to opposing sides of the interposer 1500. In other embodiments, the first and second substrates 1502/1504 are attached to the same side of the interposer 1500. And in further embodiments, three or more substrates are interconnected by way of the interposer 1500.

[00111] The interposer 1500 may be formed of an epoxy resin, a fiberglass-reinforced epoxy resin, a ceramic material, or a polymer material such as polyimide. In further

implementations, the interposer may be formed of alternate rigid or flexible materials that may include the same materials described above for use in a semiconductor substrate, such as silicon, germanium, and other group ΙΠ-V and group IV materials.

[00112] The interposer may include metal interconnects 1508 and vias 1510, including but not limited to through-silicon vias (TSVs) 1512. The interposer 1500 may further include embedded devices 1514, including both passive and active devices. Such devices include, but are not limited to, capacitors, decoupling capacitors, resistors, inductors, fuses, diodes, transformers, sensors, and electrostatic discharge (ESD) devices. More complex devices such as radio-frequency (RF) devices, power amplifiers, power management devices, antennas, arrays, sensors, and MEMS devices may also be formed on the interposer 1500. In accordance with embodiments of the invention, apparatuses or processes disclosed herein may be used in the fabrication of interposer 1500.

[00113] Thus, embodiments of the present invention include conductive bridge random access memory (CBRAM) devices with graded conductivity electrolyte layers.

[00114] Example embodiment 1 : A conductive bridge random access memory (CBRAM) device includes a conductive interconnect disposed in an inter-layer dielectric (ILD) layer disposed above a substrate. A CBRAM element is disposed on the conductive interconnect. The CBRAM element includes an active electrode layer disposed on the conductive interconnect. A resistance switching layer is disposed above the active electrode layer. A passive electrode layer is disposed above the resistance switching layer. The resistance switching layer has a region of higher conductivity proximate to the passive electrode, the region of higher conductivity above and materially graded to a region of lower conductivity proximate to the underlying active electrode.

[00115] Example embodiment 2: The CBRAM device of example embodiment 1 , wherein the resistance switching layer comprises a chalcogenide material doped with an inert metal species, the resistance switching layer having a greater ratio of inert metal

species/chalcogenide material proximate to the passive electrode than proximate to the active electrode.

[00116] Example embodiment 3: The CBRAM device of example embodiment 1, wherein the resistance switching layer includes a metal oxide having a greater ratio of metal/oxygen proximate to the passive electrode than proximate to the active electrode.

[00117] Example embodiment 4: The CBRAM device of example embodiment 3, wherein the metal oxide is hafnium oxide.

[00118] Example embodiment S: The CBRAM device of example embodiment 1, wherein the resistance switching layer includes a metal aluminate having a greater ratio of metal/alumina proximate to the passive electrode man proximate to the active electrode.

[00119] Example embodiment 6: The CBRAM device of example embodiment 1, wherein the resistance switching layer includes a metal silicate having a greater ratio of metal/silica proximate to the passive electrode than proximate to the active electrode.

[00120] Example embodiment 7: The CBRAM device of example embodiment 1, 2, 3, 4, 5 or 6, wherein the resistance switching layer has a thickness approximately in the range of 1-3 nanometers.

[00121] Example embodiment 8: The CBRAM device of example embodiment 1 , 2, 3, 4, 5, 6 or 7, further including a first barrier layer disposed between the resistance switching layer and the passive electrode.

[00122] Example embodiment 9: The CBRAM device of example embodiment 1, 2, 3, 4, S, 6, 7 or 8, further including a second barrier layer disposed between the resistance switching layer and the active electrode.

[00123] Example embodiment 10: The CBRAM device of example embodiment 1, 2, 3, 4, S, 6, 7, 8 or 9, further including a filament disposed in the resistance switching layer.

[00124] Example embodiment 11 : The CBRAM device of example embodiment 1, 2, 3, 4, 5, 6, 7, 8, 9 or 10, wherein the active electrode layer includes a metal species selected from the group consisting of copper, silver, nickel, and lithium, and wherein the passive electrode layer includes a metal species selected from the group consisting of tungsten and platinum

[00125] Example embodiment 12: The CBRAM device of example embodiment 1, 2, 3, 4, 5, 6, 7, 8, 9, 10 or 11, wherein the conductive interconnect is coupled to a drain region of an underlying select transistor disposed in or above the substrate.

[00126] Example embodiment 13: A conductive bridge random access memory

(CBRAM) device includes a conductive interconnect disposed in an inter-layer dielectric (ILD) layer disposed above a substrate. A CBRAM element is disposed on the conductive

interconnect. The CBRAM element incudes a passive electrode layer disposed on the conductive interconnect. A resistance switching layer is disposed above the passive electrode layer. An active electrode layer is disposed above the resistance switching layer. The resistance switching layer has a region of lower conductivity proximate to the active electrode, the region of lower conductivity above and materially graded to a region of higher conductivity proximate to the underlying passive electrode.

[00127] Example embodiment 14: The CBRAM device of example embodiment 13, wherein the resistance switching layer includes a metal oxide having a greater ratio of metal/oxygen proximate to the passive electrode than proximate to the active electrode.

[00128] Example embodiment IS: The CBRAM device of example embodiment 14, wherein the metal oxide is hafnium oxide.

[00129] Example embodiment 16: The CBRAM device of example embodiment 13, wherein the resistance switching layer includes a metal aluminate having a greater ratio of metal/alumina proximate to the passive electrode man proximate to the active electrode, includes a metal silicate having a greater ratio of metal/silica proximate to the passive electrode than proximate to the active electrode, or includes a chalcogenide material doped with an inert metal species and the resistance switching layer having a greater ratio of inert metal

species/chalcogenide material proximate to the passive electrode than proximate to the active electrode.

[00130] Example embodiment 17: The CBRAM device of example embodiment 13, 14, IS or 16, wherein the resistance switching layer has a thickness approximately in the range of 1- 3 nanometers.

[00131] Example embodiment 18: The CBRAM device of example embodiment 13, 14, 15, 16 or 17, further including a first barrier layer disposed between the resistance switching layer and the passive electrode, and a second barrier layer disposed between the resistance switching layer and the active electrode.

[00132] Example embodiment 19: The CBRAM device of example embodiment 13, 14, 15, 16, 17 or 18, further including a filament disposed in the resistance switching layer.

[00133] Example embodiment 20: The CBRAM device of example embodiment 13, 14, 15, 16, 17, 18 or 19, wherein the active electrode layer includes a metal species selected from the group consisting of copper, silver, nickel, and lithium, and wherein the passive electrode layer includes a metal species selected from the group consisting of tungsten and platinum

[00134] Example embodiment 21: The CBRAM device of example embodiment 13, 14, 15, 16, 17, 18, 19 or 20, wherein the conductive interconnect is coupled to a drain region of an underlying select transistor disposed in or above the substrate.

[00135] Example embodiment 22: A method of fabricating a conductive bridge random access memory (CBRAM) device includes forming a conductive interconnect in an inter-layer dielectric (ILD) layer formed above a substrate. The method also includes forming a first electrode layer on the conductive interconnect. The method also includes forming a resistance switching layer above the first electrode layer. The resistance switching layer has a region of higher conductivity materially graded to a region of lower conductivity in a direction normal to the first electrode layer. The method also includes forming a second electrode layer above the resistance switching layer. The method also includes patterning the first electrode layer, the resistance switching layer, and the second electrode layer to form a CBRAM element. [00136] Example embodiment 23: The method of example embodiment 22, wherein forming the resistance switching layer includes co-sputtering from a first target and a second target during a physical vapor deposition (PVD) process, the first target including a metal and the second target including a solid electrolyte material or a dielectric material. The metal to solid electrolyte material or the metal to dielectric material ratio, respectively, is varied during the PVD process to materially grade the resistance switching layer.

[00137] Example embodiment 24: The method of example embodiment 22, wherein forming the resistance switching layer includes actively sputtering a metal target with oxygen during a physical vapor deposition (PVD) process. The metal to oxygen ratio is varied during the PVD process to materially grade the resistance switching layer.

[00138] Example embodiment 25: The method of example embodiment 22, 23 or 24, further including applying a voltage cycling operation to form a filament in the resistance switching layer.