Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
CONNECTOR INTERFACE FOR PROCESSOR PACKAGING
Document Type and Number:
WIPO Patent Application WO/2017/111993
Kind Code:
A1
Abstract:
An apparatus is provided which comprises: a processor substrate extended away from a processor die, wherein the processor substrate has at least one signal interface which is connectable to a connector; and an interposer coupled to the processor substrate and a motherboard. Described is an apparatus which comprises: a processor substrate extended away from a processor die, wherein the processor substrate has at least one signal interface; and a motherboard coupled to the processor substrate, wherein the motherboard is configured to have a hole which is large enough to place a connector at least partially in it to couple with the at least one signal interface.

Inventors:
AOKI RUSSELL S (US)
SMALLEY JEFFORY L (US)
THIBADO JONATHAN W (US)
Application Number:
PCT/US2016/035597
Publication Date:
June 29, 2017
Filing Date:
June 02, 2016
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
INTEL CORP (US)
International Classes:
H01R12/77; H01L23/00; H05K1/14
Foreign References:
US20140268577A12014-09-18
US20080246138A12008-10-09
US20060240658A12006-10-26
US20150118870A12015-04-30
JP3942952B22007-07-11
Attorney, Agent or Firm:
MUGHAL, Usman A. (US)
Download PDF:
Claims:
CLAIMS

We claim:

1. An apparatus comprising:

a processor substrate extended away from a processor die, wherein the processor substrate has at least one signal interface which is connectable to a connector; and

an interposer coupled to the processor substrate and a motherboard.

2. The apparatus of claim 1, wherein the interposer is configured to lift the processor substrate and the processor die away from the motherboard such that the connector can connect with the signal interface.

3. The apparatus of claim 1, wherein the connector is a Linear Edge Connector (LEC).

4. The apparatus of claim 1, wherein the connector is a right-angle connector.

5. The apparatus according to any one of claims 1 to 4, wherein the interposer is a reflow grid array (RGA).

6. The apparatus of claim 4, wherein the RGA has heat traces to distribute heat uniformly in the RGA.

7. The apparatus according to any one of claims 1 to 6, wherein the processor substrate is a substrate of a ball grid array (BGA).

8. An apparatus comprising:

a processor substrate extended away from a processor die, wherein the processor substrate has at least one signal interface; and

a motherboard coupled to the processor substrate, wherein the motherboard is configured to have a hole which is large enough to place a connector at least partially in it to couple with the at least one signal interface.

9. The apparatus of claim 8 comprises an interposer sandwiched between the motherboard and the processor substrate.

10. The apparatus according to any one of claims 8 to 9, wherein the connector is a Linear Edge Connector (LEC).

11. The apparatus according to any one of claims 8 to 10, wherein the connector is a right-angle connector.

12. The apparatus according to any one of claims 8 to 11, wherein the processor substrate is a substrate of a ball grid array (BGA).

13. A system comprising:

a memory;

a processor die coupled to the memory;

a package encasing the processor die, the package including:

a processor substrate extended away from the processor die, wherein the processor substrate has at least one signal interface which is connectable to a connector; and

an interposer coupled to the processor substrate and a motherboard; and a wireless interface for allowing the processor to communicate with another device.

14. The system of claim 13, wherein the interposer is configured to lift the processor substrate and the processor die away from the motherboard such that a connector can connect with the signal interface.

15. The system of claim 13, wherein the connector is a Linear Edge Connector (LEC).

16. The system of claim 13, wherein the connector is a right-angle connector.

17. The system of claim 13, wherein the interposer is a reflow grid array (RGA).

18. The system of claim 17, wherein the RGA has heat traces to distribute heat uniformly in the RGA.

19. The system of claim 13, wherein the processor substrate is a substrate of a ball grid array (BGA).

20. A method comprising:

mounting a processor die on to a processor substrate, the processor substrate being extended away from the processor die, the processor substrate having at least one signal interface;

lifting the processor substrate away from a motherboard; and

coupling a connector to the at least one signal interface.

21. The method of claim 20, wherein the connector is a Linear Edge Connector (LEC).

22. The method of claim 20, wherein the interposer is a reflow grid array (RGA).

23. The method of claim 20, wherein the connector is a right-angle connector.

24. The method of claims 20, wherein the processor substrate is a substrate of a ball grid array (BGA).

Description:
CONNECTOR INTERFACE FOR PROCESSOR PACKAGING

CLAIM OF PRIORITY

[0001] The present application claims benefit of priority of U.S. Application Serial No.

14/975,941 (Attorney docket P90147), titled "Warpage Mitigation in Printed Circuit Board Assemblies," filed December 21, 2015, which is incorporated by reference in its entirety.

BACKGROUND

[0002] Accessing signals from an integrated circuit generally involves routing the signals through a processor substrate, package, motherboard, etc., and then to interfaces on the motherboard. Connectors can also be used to interface with the motherboard to access the signal routes. However, connectors are bulky and present a challenge to interface with the integrated circuit directly.

BRIEF DESCRIPTION OF THE DRAWINGS

[0003] The embodiments of the disclosure will be understood more fully from the detailed description given below and from the accompanying drawings of various embodiments of the disclosure, which, however, should not be taken to limit the disclosure to the specific embodiments, but are for explanation and understanding only.

[0004] Fig. 1 illustrates a cross-sectional view of a packaging system with a Linear Edge

Connector (LEC) for accessing signals from a processor substrate coupled to a Land Grid Array (LGA) socket.

[0005] Fig. 2 illustrates a cross-sectional view of a packaging system with an interposer for allowing an LEC to couple with a processor package, according to some embodiments of the disclosure.

[0006] Fig. 3 illustrates a perspective view of the packaging system with an interposer for allowing an LEC to couple with a processor package, according to some embodiments of the disclosure.

[0007] Fig. 4 illustrates a cross-sectional view of a packaging system with a motherboard hole for allowing an LEC to couple with a processor package, according to some embodiments of the disclosure. [0008] Fig. 5 illustrates a perspective view of the packaging system with a motherboard hole for allowing an LEC to couple with a processor package, according to some embodiments of the disclosure.

[0009] Fig. 6 illustrates a cross-sectional view of an integrated circuit (IC) package assembly which is configured to be coupled to an LEC, in accordance with various

embodiments.

[0010] Fig. 7 illustrates a flowchart of a method of forming the package system, in accordance with some embodiments.

[0011] Fig. 8 illustrates a smart device or a computer system or a SoC (System-on-Chip) which is packaged and connectable to an LEC, according to some embodiments.

DETAILED DESCRIPTION

[0012] Land grid array (LGA) is a type of packaging for integrated circuits (ICs). LGA sockets have a solder ball on one side of the socket that is attached to a cantilever contact. The cantilever contact is the interface point to the LGA package. The LGA package has an array of conductive pads that the LGA socket cantilever contact makes electrical contact with. Fig. 1 illustrates cross-sectional view 100 of a packaging system with a Linear Edge Connector (LEC) for accessing signals from a processor substrate coupled to an LGA socket. The packaging system of Fig. 1 comprises motherboard 101, array of contacts 102, LGA socket 103, CPU (central processing unit, or any processor) substrate 104, CPU die 105, LEC connector 106, and fabric interconnect cable 107. The array of contacts 102 may be ball grid array (BGA) balls that make contact between LGA Socket 103 and motherboard 101 (e.g., printed circuit board PCB)). A person skilled in the art would appreciate that other details such as cantilever contacts interfacing with the CPU Substrate 104 are not shown, but are present. Here, LEC 106 couples to CPU substrate 104 to provide access to signal routing from CPU die 105. These signal routings may also be extending towards motherboard 101 (e.g., PCB) via LGA Socket 103. LGA Socket 103 separates CPU die 105 from motherboard 101 by a height 'h' which is high enough for allowing LEC 106 to couple with an extended region of CPU substrate 104.

[0013] As computing platforms scale in size and computing devices become smaller in form factor, LGA sockets for their bulky nature become less attractive as a design choice.

Computing platforms that are moving towards thinner packaging technologies such as Ball Grid Array (BGA) packaging, which is generally thinner than LGA socket 103, cannot use LEC 106 to communicatively couple to CPU substrate 104 because the thinner BGA packaging results in lower 'h' than the 'h' shown in Fig. 1. As such, connectors such as LEC 106 cannot access signal routings on CPU substrate 104 because there is not enough clearance for LEC 106 to couple to CPU substrate 104.

[0014] Some embodiments provide an electro-mechanical interface between a connector

(e.g., LEC connector 106) and a processor package (e.g., BGA package). In some embodiments, an interposer is provided to lift the processor package up off a motherboard to allow the connector to couple with a processor substrate. In some embodiments, a hole is cut through a motherboard to provide a housing for the connector so as to lower the effective height 'h' . As such, sufficient clearance is provided to the connector to couple with the processor substrate. The various embodiments allow LEC 106 to provide an access to CPU signal routings when the CPU is packaged using a BGA package. Other technical effects will be evident from the various embodiments and figures.

[0015] In the following description, numerous details are discussed to provide a more thorough explanation of embodiments of the present disclosure. It will be apparent, however, to one skilled in the art, that embodiments of the present disclosure may be practiced without these specific details. In other instances, well-known structures and devices are shown in block diagram form, rather than in detail, in order to avoid obscuring embodiments of the present disclosure.

[0016] Note that in the corresponding drawings of the embodiments, signals are represented with lines. Some lines may be thicker, to indicate more constituent signal paths, and/or have arrows at one or more ends, to indicate primary information flow direction. Such indications are not intended to be limiting. Rather, the lines are used in connection with one or more exemplary embodiments to facilitate easier understanding of a circuit or a logical unit. Any represented signal, as dictated by design needs or preferences, may actually comprise one or more signals that may travel in either direction and may be implemented with any suitable type of signal scheme.

[0017] Throughout the specification, and in the claims, the term "connected" means a direct connection, such as electrical, mechanical, or magnetic connection between the things that are connected, without any intermediary devices. The term "coupled" means a direct or indirect connection, such as a direct electrical, mechanical, or magnetic connection between the things that are connected or an indirect connection, through one or more passive or active intermediary devices. The term "circuit" or "module" may refer to one or more passive and/or active components that are arranged to cooperate with one another to provide a desired function. The term "signal" may refer to at least one current signal, voltage signal, magnetic signal, or data/clock signal. The meaning of "a," "an," and "the" include plural references. The meaning of "in" includes "in" and "on."

[0018] The term "scaling" generally refers to converting a design (schematic and layout) from one process technology to another process technology and subsequently being reduced in layout area. The term "scaling" generally also refers to downsizing layout and devices within the same technology node. The term "scaling" may also refer to adjusting (e.g., slowing down or speeding up - i.e. scaling down, or scaling up respectively) of a signal frequency relative to another parameter, for example, power supply level. The terms "substantially," "close,"

"approximately," "near," and "about," generally refer to being within +/- 10% of a target value.

[0019] Unless otherwise specified the use of the ordinal adjectives "first," "second," and

"third," etc., to describe a common object, merely indicate that different instances of like objects are being referred to, and are not intended to imply that the objects so described must be in a given sequence, either temporally, spatially, in ranking or in any other manner.

[0020] For the purposes of the present disclosure, phrases "A and/or B" and "A or B" mean (A), (B), or (A and B). For the purposes of the present disclosure, the phrase "A, B, and/or C" means (A), (B), (C), (A and B), (A and C), (B and C), or (A, B and C). The terms "left," "right," "front," "back," "top," "bottom," "over," "under," and the like in the description and in the claims, if any, are used for descriptive purposes and not necessarily for describing permanent relative positions.

[0021] Fig. 2 illustrates cross-sectional view 200 of a packaging system with an interposer for allowing an LEC to couple with a processor package, according to some embodiments of the disclosure. It is pointed out that those elements of Fig. 2 having the same reference numbers (or names) as the elements of any other figure can operate or function in any manner similar to that described, but are not limited to such.

[0022] Packaging system 200 of Fig. 2 comprises motherboard 101 (e.g., PCB), interposer 201, interposer-to-PCB contacts 202 (e.g., solder balls), interposer-to-substrate contacts 203 (e.g., solder balls), CPU substrate 104, CPU die 105, connector 106, and fabric interconnect cable 107. In some embodiments, interposer 201 provides the sufficiency lift to CPU substrate 104 so that the height 'h' is comparable to height 'h' of Fig. 1. As such, the extended region 104a of CPU substrate can communicatively couple to connector 106. For example, interposer 201 is 2.7 mm thick to accommodate an LEC to couple with CPU substrate 104. While the various embodiments are described with reference to LEC being the connector 106 that couples to CPU substrate 104, the embodiments are not limited to that connector. Any other connector that supports a right angle interconnect (bulk head connectors etc.) can be used to couple to CPU Substrate 104 and take advantage of the lift provided by interposer 201.

[0023] In some embodiments, interposer 201 provides the routing between CPU substrate

104 and motherboard 101. For example, interposer 201 widens the pitch of contacts 203 to a wider pitch of contacts 202 to reroute connections from CPU substrate 104 to a different connection. In some embodiments, interposer 201 is a Reflow Grid Array (RGA) which has embedded heaters. In some embodiments, RGA allows the BGA package to be reflowed to interposer 201. RGA of various embodiments can also be used to control warpage and monitor temperature of the RGA.

[0024] Thermal mismatch between materials used in a motherboard can cause deformation of the motherboard, resulting in stress to solder joints and complications during manufacturing and assembly (e.g., during package and component attach phases).

Conventionally, mechanical frames and clamps are used to prevent warping in some

motherboards. The embedded heaters in interposer 201 can provide local heat to reflow to solder balls 203, and as such mitigate the warping of motherboard 101, in accordance with some embodiments. In some embodiments, heater traces are provided within motherboard 101 to selectively heat portions of motherboard 101 to maintain a uniform temperature profile across motherboard 101. This uniform temperature profile may result in uniform thermal expansion of motherboard 101. As such, warpage risk and degree is reduced.

[0025] In some embodiments, interposer 201 may also include one or more heater traces and/or temperature sensors to monitor the heat reflow through interposer 201. In some embodiments, different layers in interposer 201 including heater traces and/or traces for temperature sensors are spaced apart by insulator layers (e.g., formed of dielectric material). The insulator layers may include vias to electrically couple different metal layers. In some embodiment, interposer 201 may include one or more metal planes that may act as heat spreaders and may assist in achieving a uniform temperature profile across interposer 201. The various embodiments described here are not limited to RGA for interposer 201. In some embodiments, interposers without embedded heaters can be used.

[0026] Interposer 201 of the various embodiments may be formed of a variety of materials. For example, interposer 201 may be formed of an epoxy resin, a fiberglass-reinforced epoxy resin, a ceramic material, or a polymer material such as polyimide. In some embodiments, interposer 201 may be formed of alternate rigid or flexible materials, such as silicon, germanium, and other group III-V and group IV materials of the Periodic Table. In some embodiments, interposer 201 may include metal interconnects and vias including but not limited to through- silicon vias (TSVs). In some embodiments, interposer 201 may include embedded devices including both passive and active devices. Such devices may include, but are not limited to, capacitors, decoupling capacitors, resistors, inductors, fuses, diodes, transformers, sensors, electrostatic discharge (ESD) devices, and memory devices. In some embodiments, interposer 201 may include complex devices such as radio-frequency (RF) devices, power amplifiers, power management devices, antennas, arrays, sensors, and microelectromechanical systems (MEMS) devices, etc.

[0027] In some embodiments, CPU substrate 104 is elongated along the direction of motherboard 101 to allow connector 106 to mechanically couple with it. In some embodiments, CPU substrate 104 is a multi-layer substrate with signal, power, and ground routings distributed in various layers. In some embodiments, these signal, power, and ground routings pass through interposer 201 and are also accessible by fabric interconnect cable 107 via connector 106. Any known suitable material can be used for forming CPU substrate 104. In some embodiments, interposer 201 is extended at least as much as the extended CPU substrate 104 to provide mechanical strength to the extended region 104a of CPU substrate 104.

[0028] Fig. 3 illustrates perspective view 300 of the packaging system of Fig. 2 with an interposer for allowing an LEC to couple with a processor package, according to some embodiments of the disclosure. It is pointed out that those elements of Fig. 3 having the same reference numbers (or names) as the elements of any other figure can operate or function in any manner similar to that described, but are not limited to such. [0029] Perspective view 300 illustrates at least two connection interfaces 104a and 104b, respectively, to couple with connector 106 at the east side of the CPU package (e.g., layers CPU 106, CPU substrate 104, interposer 201). The connection interfaces 104a and 104b may be positioned such that connector 106 can be mechanically connected in various orientations. The two connection interfaces 104a and 104b have metal interconnections 301 that mechanically couple with an interface of connector 106. While perspective view 300 illustrates one connector 106 coupling to one side of CPU package 104, connectors can be coupled to other sides of CPU package 104. For example, the packing system may include extended CPU substrate regions along the north, west, and/or south sides of CPU package 104, and that these extended regions may couple to their respective connectors.

[0030] Fig. 4 illustrates cross-sectional view 400 of a packaging system with a motherboard hole for allowing an LEC to couple with a processor package, according to some embodiments of the disclosure. It is pointed out that those elements of Fig. 4 having the same reference numbers (or names) as the elements of any other figure can operate or function in any manner similar to that described, but are not limited to such.

[0031] In some embodiments, when a CPU package is used without an interposer, then the clearance needed to couple a CPU substrate with a connector can be achieved by placing the connector in a housing formed in the motherboard. Packaging system of Fig. 4 shows one such embodiment. In some embodiments, packaging system comprises motherboard 401, substrate- to-motherboard contact (e.g., solder balls) 402, CPU die 105, connector 106, and fabric interconnect cable 107. In some embodiments, motherboard 401is provided with a cut-out or hole 403 formed to house connector 106 (e.g., LEC connector). In some embodiments, the depth of the housing or hole 403 in motherboard 401 is deep enough for extended region 404a of CPU substrate 404 to mechanically couple to connector 106. Any suitable etching process can be used for cutting the hole for housing connector 106 in motherboard 401. The materials for CPU substrate 404 and motherboard 401 are the same as those for substrate 104 and motherboard 101, respectively.

[0032] Fig. 5 illustrates perspective view 500 of the packaging system with a

motherboard hole for allowing an LEC to couple with a processor package, according to some embodiments of the disclosure. It is pointed out that those elements of Fig. 5 having the same reference numbers (or names) as the elements of any other figure can operate or function in any manner similar to that described, but are not limited to such.

[0033] Perspective view 500 illustrates at least two connection interfaces 104a and 104b, respectively, to couple with connector 106 at the east side of the CPU package (e.g., CPU die 105 and CPU substrate 404). The two connection interfaces 404a and 404b have metal interconnections 301 that mechanical couple with an interface of connector 106. While perspective view 500 illustrates one connector 106 coupling to one side of CPU package 404, connectors can be coupled to other sides of CPU package 404. For example, the packing system may include extended CPU substrate regions along north, west, and/or south sides of CPU package 404, that these extended regions may couple to their respective connectors.

[0034] In some embodiments, processor 105 and its package (e.g., BGA package) is positioned at an edge of motherboard 101, and connector 106 (e.g., LEC) interfaces with the processor package without any interference from motherboard 101. In one such embodiments, there is no need to make a hole for connector 106.

[0035] Fig. 6 illustrates cross-sectional view 600 of an integrated circuit (IC) package assembly which is configured to be coupled to an LEC, in accordance with various

embodiments. It is pointed out that those elements of Fig. 6 having the same reference numbers (or names) as the elements of any other figure can operate or function in any manner similar to that described, but are not limited to such.

[0036] In some embodiments, IC package assembly may include First die 601, package substrate 604/104, interposer 201 , and circuit board 622/101. IC package assembly of cross- sectional view 600 is one example of a stacked die configuration in which First die 601 is coupled to package substrate 604/104, and Second die 602 is coupled with First die 601, in accordance with some embodiments.

[0037] In some embodiments, First die 601 may have a first side S I and a second side S2 opposite to the first side S I . In some embodiments, the first side S I may be the side of the die commonly referred to as the "inactive" or "back" side of the die. In some embodiments, the second side S2 may include one or more transistors, and may be the side of the die commonly referred to as the "active" or "front" side of the die. In some embodiments, second side S2 of First die 601 may include one or more electrical routing features 606. In some embodiments, second die 602 may include an "active" or "front" side with one or more electrical routing features 606. In some embodiments, electrical routing features 606 may be bond pads (e.g., formed from a combination of bumps 602a and solder balls 603a).

[0038] In some embodiments, Second die 602 may be coupled to First die 601 in a front- to-back configuration (e.g., the "front" or "active" side of Second die 602 is coupled to the "back" or "inactive" side SI of First die 601 ). In some embodiments, dies may be coupled with one another in a front-to-front, back-to-back, or side-to-side arrangement. In some

embodiments, one or more additional dies may be coupled with First die 601, Second die 602, and/or with package substrate 604/104. Other embodiments may lack Second die 602. In some embodiments, First die 601 may include one or more TSVs. In some embodiments, Second die 602 is coupled to First die 601 by die interconnects formed from combination of bumps and solder balls 603. In some embodiments, solder balls 603 are formed using the solder-on-die (SOD) process.

[0039] In some embodiments, inter-die interconnects may be solder bumps, copper pillars, or other electrically conductive features. In some embodiments, an interface layer 624 may be provided between First die 601 and Second die 602. In some embodiments, interface layer 624 may be, or may include, a layer of under-fill, adhesive, dielectric, or other material. In some embodiments, interface layer 624 may serve various functions, such as providing mechanical strength, conductivity, heat dissipation, or adhesion.

[0040] In some embodiments, First die 601 and Second die 602 may be single dies (e.g.,

First die 601 is a single die instead of multiple dies). In other embodiments, First die 601 and/or Second die 602 may include two or more dies. For example, in some embodiments, First die 601 and/or Second die 602 may be a wafer (or portion of a wafer) having two or more dies formed on it. In some embodiments. First die 601 and/or Second die 602 includes two or more dies embedded in an encapsulant. In some embodiments, the two or more dies are arranged side-by- side, vertically stacked, or positioned in any other suitable arrangement. In some embodiments, the IC package assembly may include, for example, combinations of flip-chip and wire-bonding techniques, interposers, multi-chip package configurations including system -on-chip (SoC) and/or package-on-package (PoP) configurations to route electrical signals.

[0041] In some embodiments, First die 601 and/or Second die 602 may be a primary logic die. In some embodiments, First die 601 and/or Second die 602 may be configured to function as memory, an application specific circuit (ASIC), a processor, or some combination of such functions. For example, First die 601 may include a processor and Second die 602 may include memory. In some embodiments, one or both of First die 601 and Second die 602 may be embedded in encapsulant 608. In some embodiments, encapsulant 608 can be any suitable material, such as an Ajinomoto Build-up Film (ABF) substrate, other dielectric/organic materials, resins, epoxies, polymer adhesives, silicones, acrylics, polyimides, cyanate esters, thermoplastics, and/or thermosets.

[0042] In some embodiments, First die 601 may be coupled to package substrate 604/104

(e.g., CPU substrate). In some embodiments, package substrate 604 may be a coreless substrate. For example, package substrate 604 may be a bumpless build-up layer (BBUL) assembly that includes a plurality of bumpless build-up layers. Here, the term "bumpless build-up layers" generally refers to layers of substrate and components embedded therein without the use of solder or other attaching means that may be considered "bumps,"

[0043] In some embodiments, the one or more build-up layers may have material properties that may be altered and/or optimized for reliability, warpage reduction, etc. In some embodiments, package substrate 604/104 may be composed of a polymer, ceramic, glass, or semiconductor material. In some embodiments, package substrate 604/104 may be a

conventional cored substrate and/or an interposer.

[0044] In some embodiments, interposer 201 is provided to lift substrate 604/104 to allow the extended region 104a of CPU substrate 604/104 to couple to connector 106 (e.g., LEC 106). Interposer 201 of the various embodiments may be formed of a variety of materials. For example, interposer 201 may be formed of an epoxy resin, a fiberglass-reinforced epoxy resin, a ceramic material, or a polymer material such as polyimide. In some embodiments, interposer 201 may be formed of alternate rigid or flexible materials, such as silicon, germanium, and other group III-V and group IV materials of the Periodic Table. In some embodiments, interposer 201 may include metal interconnects and vias including but not limited to TSVs. In some embodiments, interposer 201 may include embedded devices including both passive and active devices. Such devices may include, but are not limited to, capacitors, decoupling capacitors, resistors, inductors, fuses, diodes, transformers, sensors, ESD devices, and memory devices. In some embodiments, interposer 201 may include complex devices such as RF devices, power amplifiers, power management devices, antennas, arrays, sensors, and MEMS devices, etc. In some embodiments, package interconnects 612a may couple electrical routing features 610a disposed on the second side of package substrate 604 to corresponding electrical routing features 616a on interposer 201.

[0045] In some embodiments, circuit board (or motherboard) 622/101 may be a PCB composed of an electrically insulative material such as an epoxy laminate. For example, circuit board 622 may include electrically insulating layers composed of materials such as, for example, polytetrafluoroethylene, phenolic cotton paper materials such as Flame Retardant 4 (FR-4), FR- 1 , cotton paper and epoxy materials such as CEM-1 or CEM-3, or woven glass materials that are laminated together using an epoxy resin prepreg material.

[0046] Structures such as traces, trenches, and vias (which are not shown here) may be formed through the electrically insulating layers to route the electrical signals of First die 60 through the circuit board 622. Circuit board 622 may be composed of other suitable materials in other embodiments. In some embodiments, circuit board 622 may include other electrical devices coupled to the circuit board that are configured to route electrical signals to or from First die 601 through circuit board 622. In some embodiments, circuit board 622 may be a

motherboard.

[0047] In some embodiments, a one side of interposer 201 is coupled to the second side of substrate 604/104 via routings 616a, 612a, and 610a. In some embodiments, another side of interposer 201 is coupled to circuit board 622 by package interconnects 610b, 612b, and 616b.

[0048] In some embodiments, package substrate 604 may have electrical routing features formed therein to route electrical signals between First die 601 (and/or the Second die 602) and circuit board 622 and/or other electrical components external to the IC package assembly. For example, electrical routing features pass through extended section 104a to connector 106. In some embodiments, package interconnects 612a/b and die interconnects 606 include any of a wide variety of suitable structures and/or materials including, for example, bumps, pillars or balls formed using metals, alloys, solderable material, or their combinations. In some embodiments, electrical routing features 610 may be arranged in a ball grid array ("BGA") or other

configuration.

[0049] Fig. 7 illustrates flowchart 700 of a method of forming the package system, in accordance with some embodiments. It is pointed out that those elements of Fig. 7 having the same reference numbers (or names) as the elements of any other figure can operate or function in any manner similar to that described, but are not limited to such. Although the blocks in the flowchart with reference to Fig. 7 are shown in a particular order, the order of the actions can be modified. Thus, the illustrated embodiments can be performed in a different order, and some actions/blocks may be performed in parallel. Some of the blocks and/or operations listed in Fig. 7 are optional in accordance with certain embodiments. The numbering of the blocks presented is for the sake of clarity and is not intended to prescribe an order of operations in which the various blocks must occur. Additionally, operations from the various flows may be utilized in a variety of combinations.

[0050] At block 701, a processor die 105 is mounted on to a processor substrate 104.

This processor substrate 104 is extended away from processor die 105 (e.g., in the east direction), where processor substrate 104 has at least one signal interface. At block 702, processor substrate 104 is lifted away from motherboard 101 to provide the needed clearance 'h' for connector 106 to couple to the extended region of processor substrate 104. At block 703, connector 106 is mechanically coupled to at least one signal interface 301.

[0051] Fig. 8 illustrates a smart device or a computer system or a SoC (System-on-Chip)

2100 which is packaged and connectable to an LEC, according to some embodiments. It is pointed out that those elements of Fig. 8 having the same reference numbers (or names) as the elements of any other figure can operate or function in any manner similar to that described, but are not limited to such. Fig. 8 illustrates a block diagram of an embodiment of a mobile device in which flat surface interface connectors could be used. In some embodiments, computing device 2100 represents a mobile computing device, such as a computing tablet, a mobile phone or smart-phone, a wireless-enabled e-reader, or other wireless mobile device. It will be understood that certain components are shown generally, and not all components of such a device are shown in computing device 2100.

[0052] For purposes of the embodiments, the transistors in various circuits and logic blocks described here are metal oxide semiconductor (MOS) transistors or their derivatives, where the MOS transistors include drain, source, gate, and bulk terminals. The transistors and/or the MOS transistor derivatives also include Tri-Gate and FinFET transistors, Gate All Around Cylindrical Transistors, Tunneling FET (TFET), Square Wire, or Rectangular Ribbon

Transistors, ferroelectric FET (FeFETs), or other devices implementing transistor functionality like carbon nanotubes or spintronic devices. MOSFET symmetrical source and drain terminals i.e., are identical terminals and are interchangeably used here. A TFET device, on the other hand, has asymmetric Source and Drain terminals. Those skilled in the art will appreciate that other transistors, for example, Bi-polar junction transistors— BJT PNP/NPN, BiCMOS, CMOS, etc., may be used without departing from the scope of the disclosure.

[0053] In some embodiments, computing device 2100 includes a first processor 2110

(e.g., First die 601). The various embodiments of the present disclosure may also comprise a network interface within 2170 such as a wireless interface so that a system embodiment may be incorporated into a wireless device, for example, cell phone or personal digital assistant.

[0054] In one embodiment, processor 2110 can include one or more physical devices, such as microprocessors, application processors, microcontrollers, programmable logic devices, or other processing means. The processing operations performed by processor 2110 include the execution of an operating platform or operating system on which applications and/or device functions are executed. The processing operations include operations related to I/O

(input/output) with a human user or with other devices, operations related to power management, and/or operations related to connecting the computing device 2100 to another device. The processing operations may also include operations related to audio I/O and/or display I/O.

[0055] In one embodiment, computing device 2100 includes audio subsystem 2120, which represents hardware (e.g., audio hardware and audio circuits) and software (e.g., drivers, codecs) components associated with providing audio functions to the computing device. Audio functions can include speaker and/or headphone output, as well as microphone input. Devices for such functions can be integrated into computing device 2100, or connected to the computing device 2100. In one embodiment, a user interacts with the computing device 2100 by providing audio commands that are received and processed by processor 2110.

[0056] Display subsystem 2130 represents hardware (e.g., display devices) and software

(e.g., drivers) components that provide a visual and/or tactile display for a user to interact with the computing device 2100. Display subsystem 2130 includes display interface 2132, which includes the particular screen or hardware device used to provide a display to a user. In one embodiment, display interface 2132 includes logic separate from processor 2110 to perform at least some processing related to the display. In one embodiment, display subsystem 2130 includes a touch screen (or touch pad) device that provides both output and input to a user.

[0057] I/O controller 2140 represents hardware devices and software components related to interaction with a user. I/O controller 2140 is operable to manage hardware that is part of audio subsystem 2120 and/or display subsystem 2130. Additionally, I/O controller 2140 illustrates a connection point for additional devices that connect to computing device 2100 through which a user might interact with the system. For example, devices that can be attached to the computing device 2100 might include microphone devices, speaker or stereo systems, video systems or other display devices, keyboard or keypad devices, or other I/O devices for use with specific applications such as card readers or other devices.

[0058] As mentioned above, I/O controller 2140 can interact with audio subsystem 2120 and/or display subsystem 2130. For example, input through a microphone or other audio device can provide input or commands for one or more applications or functions of the computing device 2100. Additionally, audio output can be provided instead of, or in addition to display output. In another example, if display subsystem 2130 includes a touch screen, the display device also acts as an input device, which can be at least partially managed by I/O controller 2140. There can also be additional buttons or switches on the computing device 2100 to provide I/O functions managed by I/O controller 2140.

[0059] In one embodiment, I/O controller 2140 manages devices such as accelerometers, cameras, light sensors or other environmental sensors, or other hardware that can be included in the computing device 2100. The input can be part of direct user interaction, as well as providing environmental input to the system to influence its operations (such as filtering for noise, adjusting displays for brightness detection, applying a flash for a camera, or other features).

[0060] In one embodiment, computing device 2100 includes power management 2150 that manages battery power usage, charging of the battery, and features related to power saving operation. Memory subsystem 2160 includes memory devices for storing information in computing device 2100. Memory can include nonvolatile (state does not change if power to the memory device is interrupted) and/or volatile (state is indeterminate if power to the memory device is interrupted) memory devices. Memory subsystem 2160 can store application data, user data, music, photos, documents, or other data, as well as system data (whether long-term or temporary) related to the execution of the applications and functions of the computing device 2100.

[0061] Elements of embodiments are also provided as a machine-readable medium (e.g., memory 2160) for storing the computer-executable instructions. The machine-readable medium (e.g., memory 2160) may include, but is not limited to, flash memory, optical disks, CD-ROMs, DVD ROMs, RAMs, EPROMs, EEPROMs, magnetic or optical cards, phase change memory (PCM), or other types of machine-readable media suitable for storing electronic or computer- executable instructions. For example, embodiments of the disclosure may be downloaded as a computer program (e.g., BIOS) which may be transferred from a remote computer (e.g., a server) to a requesting computer (e.g., a client) by way of data signals via a communication link (e.g., a modem or network connection).

[0062] Connectivity 2170 includes hardware devices (e.g., wireless and/or wired connectors and communication hardware) and software components (e.g., drivers, protocol stacks) to enable the computing device 2100 to communicate with external devices. The computing device 2100 could be separate devices, such as other computing devices, wireless access points or base stations, as well as peripherals such as headsets, printers, or other devices.

[0063] Connectivity 2170 can include multiple different types of connectivity. To generalize, the computing device 2100 is illustrated with cellular connectivity 2172 and wireless connectivity 2174. Cellular connectivity 2172 refers generally to cellular network connectivity provided by wireless carriers, such as provided via GSM (global system for mobile

communications) or variations or derivatives, CDMA (code division multiple access) or variations or derivatives, TDM (time division multiplexing) or variations or derivatives, or other cellular service standards. Wireless connectivity (or wireless interface) 2174 refers to wireless connectivity that is not cellular, and can include personal area networks (such as Bluetooth, Near Field, etc.), local area networks (such as Wi-Fi), and/or wide area networks (such as WiMax), or other wireless communication.

[0064] Peripheral connections 2180 include hardware interfaces and connectors, as well as software components (e.g., drivers, protocol stacks) to make peripheral connections. It will be understood that the computing device 2100 could both be a peripheral device ("to" 2182) to other computing devices, as well as have peripheral devices ("from" 2184) connected to it. The computing device 2100 commonly has a "docking" connector to connect to other computing devices for purposes such as managing (e.g., downloading and/or uploading, changing, synchronizing) content on computing device 2100. Additionally, a docking connector can allow computing device 2100 to connect to certain peripherals that allow the computing device 2100 to control content output, for example, to audiovisual or other systems. [0065] In addition to a proprietary docking connector or other proprietary connection hardware, the computing device 2100 can make peripheral connections 1680 via common or standards-based connectors. Common types can include a Universal Serial Bus (USB) connector (which can include any of a number of different hardware interfaces), DisplayPort including MiniDisplayPort (MDP), High Definition Multimedia Interface (HDMI), Firewire, or other types.

[0066] Reference in the specification to "an embodiment," "one embodiment," "some embodiments," or "other embodiments" means that a particular feature, structure, or

characteristic described in connection with the embodiments is included in at least some embodiments, but not necessarily all embodiments. The various appearances of "an

embodiment," "one embodiment," or "some embodiments" are not necessarily all referring to the same embodiments. If the specification states a component, feature, structure, or characteristic "may," "might," or "could" be included, that particular component, feature, structure, or characteristic is not required to be included. If the specification or claim refers to "a" or "an" element, that does not mean there is only one of the elements. If the specification or claims refer to "an additional" element, that does not preclude there being more than one of the additional element.

[0067] Furthermore, the particular features, structures, functions, or characteristics may be combined in any suitable manner in one or more embodiments. For example, a first embodiment may be combined with a second embodiment anywhere the particular features, structures, functions, or characteristics associated with the two embodiments are not mutually exclusive

[0068] While the disclosure has been described in conjunction with specific

embodiments thereof, many alternatives, modifications and variations of such embodiments will be apparent to those of ordinary skill in the art in light of the foregoing description. The embodiments of the disclosure are intended to embrace all such alternatives, modifications, and variations as to fall within the broad scope of the appended claims.

[0069] In addition, well known power/ground connections to integrated circuit (IC) chips and other components may or may not be shown within the presented figures, for simplicity of illustration and discussion, and so as not to obscure the disclosure. Further, arrangements may be shown in block diagram form in order to avoid obscuring the disclosure, and also in view of the fact that specifics with respect to implementation of such block diagram arrangements are highly dependent upon the platform within which the present disclosure is to be implemented (i.e., such specifics should be well within purview of one skilled in the art). Where specific details (e.g., circuits) are set forth in order to describe example embodiments of the disclosure, it should be apparent to one skilled in the art that the disclosure can be practiced without, or with variation of, these specific details. The description is thus to be regarded as illustrative instead of limiting.

[0070] The following examples pertain to further embodiments. Specifics in the examples may be used anywhere in one or more embodiments. All optional features of the apparatus described herein may also be implemented with respect to a method or process.

[0071] For example, an apparatus is provided which comprises: a processor substrate extended away from a processor die, wherein the processor substrate has at least one signal interface which is connectable to a connector; and an interposer coupled to the processor substrate and a motherboard. In some embodiments, the interposer is configured to lift the processor substrate and the processor die away from the motherboard such that the connector can connect with the signal interface. In some embodiments, the connector is a Linear Edge

Connector (LEC). In some embodiments, the connector is a right-angle connector. In some embodiments, the interposer is a reflow grid array (RGA). In some embodiments, the RGA has heat traces to distribute heat uniformly in the RGA. In some embodiments, the processor substrate is a substrate of a ball grid array (BGA).

[0072] In another example, an apparatus is provided which comprises: a processor substrate extended away from a processor die, wherein the processor substrate has at least one signal interface; and a motherboard coupled to the processor substrate, wherein the motherboard is configured to have a hole which is large enough to place a connector at least partially in it to couple with the at least one signal interface. In some embodiments, the apparatus comprises an interposer sandwiched between the motherboard and the processor substrate. In some embodiments, the connector is a Linear Edge Connector (LEC). In some embodiments, the connector is a right-angle connector. In some embodiments, the processor substrate is a substrate of a ball grid array (BGA).

[0073] In another example, a system is provided which comprises: a memory; a processor die coupled to the memory; a package encasing the processor die, the package including: a processor substrate extended away from the processor die, wherein the processor substrate has at least one signal interface which is connectable to a connector; and an interposer coupled to the processor substrate and a motherboard; and a wireless interface for allowing the processor to communicate with another device. In some embodiments, the interposer is configured to lift the processor substrate and the processor die away from the motherboard such that a connector can connect with the signal interface. In some embodiments, the connector is a Linear Edge Connector (LEC). In some embodiments, the connector is a right-angle connector. In some embodiments, the interposer is a reflow grid array (RGA). In some embodiments, the RGA has heat traces to distribute heat uniformly in the RGA. In some embodiments, the processor substrate is a substrate of a ball grid array (BGA).

[0074] In another example, a method is provided which comprises: mounting a processor die on to a processor substrate, the processor substrate being extended away from the processor die, the processor substrate having at least one signal interface; lifting the processor substrate away from a motherboard; and coupling a connector to the at least one signal interface. In some embodiments, the connector is a Linear Edge Connector (LEC). In some embodiments, the interposer is a reflow grid array (RGA). In some embodiments, the connector is a right-angle connector. In some embodiments, the processor substrate is a substrate of a ball grid array (BGA).

[0075] In another example, an apparatus is provided which comprises: means for mounting a processor die on to a processor substrate, the processor substrate being extended away from the processor die, the processor substrate having at least one signal interface; means for lifting the processor substrate away from a motherboard; and means for coupling a connector to the at least one signal interface. In some embodiments, the connector is a Linear Edge Connector (LEC). In some embodiments, the interposer is a reflow grid array (RGA). In some embodiments, the connector is a right-angle connector. In some embodiments, the processor substrate is a substrate of a ball grid array (BGA).

[0076] An abstract is provided that will allow the reader to ascertain the nature and gist of the technical disclosure. The abstract is submitted with the understanding that it will not be used to limit the scope or meaning of the claims. The following claims are hereby incorporated into the detailed description, with each claim standing on its own as a separate embodiment.