Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
DC-DC CONVERTER USING HYSTERETIC CONTROL AND ASSOCIATED METHODS
Document Type and Number:
WIPO Patent Application WO/2014/031300
Kind Code:
A1
Abstract:
A control circuit used to control a DC-DC converter includes a duty cycle control unit to control a duty cycle of the DC-DC converter and a hysteretic control unit to maintain a voltage at an output of the DC-DC converter within a narrow range during certain operational time periods. The hysteretic control unit may maintain the converter output voltage within the range by alternately enabling and disabling the duty cycle control unit based on feedback from the DC-DC converter output. In at least one embodiment, the control circuit is used within LED driver circuitry for driving a plurality of LED channels.

Inventors:
RAVAL PRANAV (US)
SZCZESZYNSKI GREGORY (US)
ALNAHAS BASSEM (US)
Application Number:
PCT/US2013/053162
Publication Date:
February 27, 2014
Filing Date:
August 01, 2013
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
ALLEGRO MICROSYSTEMS LLC (US)
International Classes:
H02M3/335; H05B44/00
Domestic Patent References:
WO2013006272A12013-01-10
Foreign References:
US20110298384A12011-12-08
US20060250824A12006-11-09
Attorney, Agent or Firm:
SCOTT, John, C. et al. (Crowley Mofford & Durkee, LLP,Suite 301A,354A Turnpike Stree, Canton Massachusetts, US)
Download PDF:
Claims:
What is cl imed is:

1. A control circuit for controlling a DC-DC converter, the contro] circuit comprising; a duty cycle control unit to control a duty cycle of the DC-DC converter, the duty cycle control unit being responsive to a duty cycle control signal at a control input, thereof and an enable signal at an enable input thereof, the duty cycle control signal being indicative of a duty cycle to be used in the DC-DC converter; and

a control unit coupled to the enable input of the duty cycle control unit maintain an output voltage of the DC-DC converter within a narro w range during certain time periods by alternately enabling and disabling the duty cycle control unit based, at least in pari, on feedback from the DC-DC converter output,

2. The control circuit of claim 1, wherein:

the duty cycle control unit is configured so that the duty cycle control signal at the control input of the duty cycle control unit remains substantially constant while the control unit alternately enables and disables Hie duty cycle control unit.

3. The control circuit of claim 1„ wherein:

the control unit is configured to disable the duty cycle control unit, if the feedback from the DC-DC converter output transitions above an upper threshold voltage and to enable the duty cycle control unit if the feedback from the DC-DC con verter output transitions below a lower threshold voltage.

4. The control circuit of claim 3, wherein:

the control unit includes a first comparator to compare the feedback from the DC- DC converter output to the upper threshold voltage and a second comparator to compare the feedback from the DC-DC converter output to fee lower threshold voltage.

5. The control circuit of claim 4, wherein:

the control unit 'further includes a latch having a set input, a reset input, and an output, the set input being coupled to receive an output of one of the first and second comparators, the reset input being coupled to receive an output of the other of the first and second comparators, and the latch output being coupled to the enable input of the duty cycle control unit.

6. The control circuit of claim 1 , wherein the duty cycle control unit comprises: a comparator to compare the duty cycle control signal to a periodic ramp signal to generate a duty cycle output signal;

a current switch to draw current from the DC-DC converter in response to the duty cycle output signal; and

at least one enable switch to de-couple the current switch from the duty cycle output signal in response to the enable signal on the enable input of the duty cycle control unit.

7. The control circuit of claim 1, wherein:

fee control circui t is part, of light emitting diode (LED) driver circuitry to drive a plurality of LED channels coupled to a common voltage node, each LED channel in the plurality of LED channels including of a series-connected string of LEDs, the plurality of LED channels having a dominant LED channel that requires a highest voltage on the common voltage node, the dominant LED channel having a corresponding dimming duty cycle, wherein the certain time periods during which the control unit is operative for maintaining the output voltage of the DC-DC converter within the narrow range comprise the "off' periods of the dimming duty cycle of the dominant LED channel.

8. An electronic circuit for use in driving a plurality of light emitting diode (LED) channels coupled to a common voltage node, each LED channel In the plurality of LED channels including of a series-connected string of LEDs, the electronic circuit comprising: control circuitry for controlling a DC-DC converter to generate a regulated voltage on the common voltage node, the control circuitry comprising:

a duty cycle control unit to control a duty cycle of the DC-DC converter, the duty cycle control unit being responsive to a duty cycle control signal at a control input thereof and an enable signal at an enable input thereof, wherein the duty cycle control signal is indicative of a duty cycle to be used by the duty cycle control unit; and

a control unit coupled to the enable input of the duty cycle control unit to maintain an output voltage of the DC-DC converter within a narrow range during an "off* period of a dimming duty cycle of a dominant LED channel of the plurality of LED channels by alternately enabling and disabling the duty cycle control unit based, at least in part., on feedback from the DC-DC?- converter output, wherein the dominant LED channel of the plurality of LED channels is a channel that requires a highest voltage o the common voltage node.

9. The electronic circuit of claim 8, wherein:

the duty cycle control signal is configured so that the duty cycle control signal at the control input of the duty cycle control unit remains substantially constant while the control unit alternately enables and disables the duty cycle control unit.

10. The electronic circuit of claim 8, wherein:

the control unit is configured to disable the duty cycle control unit if the feedback from the DC-DC converter output transitions above an upper threshold voltage and to enable the duty cycle control unit if the feedback from the DC-DC converter output transitions below a lower threshold voltage.

1 i . The electronic circuit of claim 10, wherein:

the control unit includes a first comparator to compare the feedback from the DC- DC converter output to the upper threshold voltage and a second comparator to compare the feedback from the DC-DC converter output to the lower threshold voltage,

12. The electronic circuit of claim 11, wherein:

the control unit further includes a latch having a set input, a reset input, and an output, the set input being coupled to receive an output of one of the first and second comparators, the reset input being coupled to receive an. output of the other of the first and second comparators, and the latch out ut being coupled to the enable input of the duty cycle control unit

13. The electronic circuit of claim 8, wherein;

the duty cycle control signal at a control input of the duty cycle control unit is generated based on the voltage needs of the dominant LED channel.

1 . The electronic circuit of claim. 8, wherein:

the control circuitry farther comprises a shunt capacitor coupled to the control input of the duty cycle control unit; and

a switch to controilably couple an error signal to the shunt capacitor to charge the capacitor, wherein the switch is controlled based on the dimming duty cycle of the dominant LED channel

15. The electronic circuit of claim 14, wherein:

the switch is controlled so that it is closed during the "on" portion of the dimming dut cycle of the dominant LED channel.

16. The electronic circuit of claim 8, wherein:

the feedback from the DC-DC converter output that is used by the control unit to maintain the output voltage of the DC-DC converter wi thi the narrow range comprises a. difference between a current DC-DC converter output voltage and a voltage drop across the LEDs of the dominant LED channel during a most recent "on" period of the dimming duty cycle of the dominant LED channel.

17. The electronic circuit of claim 8, further comprising:

LED dimming logic to provide dimming for the plurality of LED channels, wherein the LED dimming logic is capable of independently controlling a dinmilng duty cycle and a regulated current level of individual LED channels in the plurality of LED channels.

18. The electronic circuit of claim 17, wherein:

the LED dimming logic is capable of independently controlling an illumination start time of individual LED channels in the plurality of LED channels,

19. The electronic circuit of claim 8S wherein:

the dominant LED channel can vary with time; and

the electronic circuit further comprises a controller to track the identity of the dominant LED channel over time.

20. The electronic circuit of claim 8, farther comprising:

a. priority queue to track prioriti es of the LED channels over time, wherein a highest priority LED channel in the priority queue represents the dominant LED channel.

21. The electronic circuit of claim 8, wherein:

the electronic circuit is implemented as an integrated circuit having at least one contact for connection to an external DC-DC converter.

22. A method for use in driving a plurality of LED channels coupled to a common voltage node, each LED channel in the plurality of LED channels including of a series- connected string of LEDs, the method comprising:

generating a duty cycle control signal to set a duty cycle of a DC-DC converter coupled to the common voltage node based on voltage needs of a dominant LED channel in the pluralit of LED channels, the duty cycle control signal being applied to an input of a duty cycle control unit; and

maintaining an output voltage of the DC-DC converter within a narrow range during an "off5 portion of a dimming duty cycle of the dominant LED channel by alternately enabling and disabling the duty cycle control unit based, at least in part, on feedback from the DC-DC converter output. 23 , The method of claim 2.2, wherein:

alternately enabling and disabling the duty cycle control un.it does not affect the duty cycle control signal unit at the input of a duty cycle control unit

24, The method of claim 22, wherein:

setting the duty cycle of the DC-DC converter is performed during an "on" portion of the dimming duty cycle of the dominant LED channel

25, The method of claim 24, wherein:

setting the duty cycle of the DC-DC converter includes coupling an error signal to a capacitor during the "on" portion of the dimming duty cycle of fee dominant LED channel.

26, The method of claim 24, wherein:

fee error signal is generated based on a difference between a feedback voltage from the dominant LED channel and a reference voltage.

27, The method of claim 22, wherein:

maintaining an output voltage of the DC-DC converter within a narrow range includes disabling the duty cycle control unit if the feedback from fee DC-DC converter output transitions above an upper threshold voltage and enabling the duty cycle control unit if the feedback from the DC-DC converter output transitions below a lower threshold voltage.

28, The method of claim 22, wherein.:

fee feedback from, the DC-DC converter output comprises a difference between a current DC-DC co verter output voltage and a. voltage drop across the LEDs of the dominant LED channel during a most recent "on" period of the dimming duty cycle of the dominant LED channel.

Description:
DC-DC CONVERTER USING HYSTERETIC CONTROL

AND ASSOCIATED METHODS

Subject matter disclosed herein relates generally to electronic circuits and, culariy, to control techniques for use wife DC-DC converters,

BACKGROUND

[0002] Light emitting diode (LED) driver circuits are often called upon to drive a number of series connected strings of diodes simultaneously. The strings of diodes (or "LED channels") may be operated in parallel, with a common voltage node supplying all of the strings, A DC-DC converter (e.g., a boost converter, a buck converter, etc.) may be employed by the LED driver circuit to maintain a regulated voltage level on the various LED channels during operation so that all LED channels have adequate operational power. Feedback from the LED channels may be used to control the DC-DC converter. To reduce unnecessary power consumption, it may be desirable to keep the regulated voltage level on fee voltage node to a minimum, or near mis iiimm, while still providing adequate power to all enamels.

[0003] Some LED driver circuits are only capable of driving LED channels thai are relatively uniform. That is, the driver circuits are only capable of driving channels having the same number of LEDs and the same current levels. In addition, some driver circuits illuminate all driven LEDs at the same time using the same dimming duty cycle. These operational constraints simplify the design of the DC-DC converter associated with the LED driver circuit Newer LED driver circuits are being proposed that will allow more complex illumination functionality. For example, some proposed designs may allow different numbers of diodes to be used within different LED channels. Some designs may also allow different dimming duty cycles to be specified for different LED channels. In addition, some proposed designs may allow different illumination phasing in different channels (i.e., the LEDs within different channels may be permitted to turn on at different times). [0004] As will be appreciated, any increase in the functional complexity of LED driver circuits, and/or the dtcuitry they drive, can complicate the design of DC-DC converters and or converter control circuitry for the drivers. Techniques and circuits are needed that are capable of providing DC-DC voltage conversion within LED driver circuits, and/or other similar circuits, that can support this increased complexity.

SUMMARY

[0005] hi accordance with one aspect of the concepts, systems, circuits, and techniques described herein, a control circuit for controlling a DC-DC converter comprises: a duty cycle control unit to control a duty cycle of the DC-DC converter, the dut cycle control unit being responsi e to a duty cycle control signal at a control input thereof and an enable signal at an enable input thereof, the duty cycle control signal being indicative of a duty cycle to be used in the DC-DC converter; and a control unit coupled to the enable input of the duty cycle control unit to maintain an output voltage of the DC-DC converter within a narrow range during certain time periods by alternately enabling and disabling the duty cycle control unit based, at least in part, on feedback from the DC-DC converter output.

[0006] I one embodiment, the duty cycle control unit is configured so that the duty cycle control signal at the control input of the duty cycle conixol unit remains substantially constant while the control unit alternately enables and disables the duty cycle control uni

[0007] In one embodiment, the control unit is configured to disable the duty cycle control unit if the feedback from the DC-DC converter output transitions above an upper threshold voltage and to enable the duty cycle control unit if the feedback from the DC- DC converter output transitions below a lower threshold voltage.

[0008] In one embodiment, the control unit includes a first comparator to compare the feedback from the DC-DC converter output to the upper threshold voltage and a second comparator to compare the feedback from the DC-DC converter output to the lower threshold voltage.

[0009] In one embodiment, the control unit further includes a latch having a set input, a reset input, and an output, the set input being coupled to receive an outpu t of one of the first and second comparators, the reset input being coupled to receive an output of the other of tlie first and second comparators, and the l atch output being coup led to the enable input of the duty cycle control unit.

[001 Oj Is one embodiment, the doty cycle control unit comprises: (ί) a comparator to compare the duly cycle control signal to a periodic ram signal to generate a duty cycle output signal; (is) a current switch to draw current from the DC-DC converter in response to the duty cycle output signal; and (Mi) at least one enable switch to de-couple tlie current switch from the duty cycle output signal in response to the enable signal on the enable input of the duty cycle control unit.

[001 1 ] one embodiment, the control circuit is part of light emitting diode (LED) driver circuitr to drive a plurality of LED channels coupled to a common voltage node, each LED channel in the plurality of LED channels including of a series-connected string of LEDs, the plurality of LED channels having a dominant LED channel that requires a highest voltage on the common voltage node, the dominant LED channel having a corresponding dimming duty cycle, wherein the certain time periods during which the control unit is operative for maintaining the output voltage of the DC-DC converter within the narrow range comprise the "off * periods of the dimming duty cycle of the dominant LED channel

[0012] In accordance with another aspect of the concepts, systems, circuits, and techniques described herein, an electronic circuit for use in driving a plurality of light emitting diode (LED) channels coupled to a common voltage node comprises: control circuitry for controlling a DC-DC converter to generate a regulated voltage on the common voltage node, the control circuitry comprising: a duty cycle control unit to control a duty cycle of the DC-DC converter, the duty cycle control unit being responsive to a duty cycle control signal at a control input thereof and an enable signal at an enable input thereof, wherein the duty cycle control signal is indicative of a duty cycle to be used by the duty cycle control unit; and a control unit coupled to the enable input of the duty cycle control unit to maintain an output voltage of the DC-DC converter within a narrow range during an "off 5 period of a dimming duty cycle of a dominant LED channel of the plurality of LED channels by alternately enabling and disabling the duty cycle control unit based, at least in part, on feedback from the DC-DC converter output, wherein the dominant LED channel of the plurality of LED channels is a channel that requires a highest voltage on the common voltage node. [0013] In one embodiment, the duty c c!e control signal is configured so that the duty cycle control signal at tlie control input of the duty cycle control unit remains substantially constant while the control unit alternately enables and disables the duty cycle control unit

[0014] In one embodiment, the control unit is configured to disable the duty cycle control unit if tlie feedback from, the DC-DC converter output transitions above an upper threshold voltage and to enable the duty cycle control unit if the feedback from the DC- DC converter output transitions below a lower threshold voltage,

[0015] In one embodiment the control unit includes a first comparator to compare the feedback from the DC-DC converter output to the upper threshold vol age and a second comparator to compare the feedback from the DC-DC converter output to the lower threshold voltage.

[0016] In one embodiment, the control unit further includes a latch having a set input, a reset input, and an output, tlie set input being coupled to recei ve an output of one of tlie first and second comparators, the reset input being coupled to receive an output of the other of the first, and second comparators, and the latch o utpu t being coupled to die enable input of the duty cycle control unit

[0017] In one embodiment, the duty cycle control signal at a control input of the duty cycle control unit is generated based on the voltage needs of the dominant LED channel.

[0018] In one embodiment, the control circuitry further comprises a shunt capacitor coupled to the control input of the duty cycle control unit; ami a switch to controllably couple a error signal to the shunt capacitor to charge the capacitor, wherein the switch is controlled based on the dimming duty cycle of the dominant LED channel

[001 ] h one embodiment, the switch is controlled so that it is closed during the "on" portion of the dimming duty cycle of tlie dominant LED channel.

[0020] In one embodiment, the feedback from the DC-DC converter output that is used by the control unit to maintain tlie output voltage of the DC-DC converter within the narrow range comprises a difference between a current DC-DC converter output voltage and a voltage drop across the LEDs of tl e dominant LED channel during a most recent "on" period of the dimming duty cycle of the dominant LED channel, [0021] n one embodiment, the electronic circuit farther comprises: LED dimming logic to provide dimming for the plurality of LED ch nnels, wherein the LED dimming logic is capable of independently controlling a dimming duty cycle nd a regulated current level of individual LED channels i the plurality of LED channels.

[0022] In one embodiment, the LED dimming logic is capable of independently controlling an illumination start time of individual LED channels in the plurality of LED channels.

[0023] In one embodiment, the dominant LED channel can vary with time; and the electronic circuit further comprises a controller to track (he identity of the dominant LED channel over time.

[0024] In one embodiment, the electronic circuit further comprises a priority queue to track priorities of the LED channels over time, wherein a highest priority LED chan el in the priority queue represents the dominant LED channel

[0025] h one embodiment, the electronic circuit is implemented as an. i tegrated circnit having at least one contact for connection to an external DC-DC converter,

[0026] In accordance with a further aspect of the concepts, systems, circuits, and techniques described herein, a method for use in driving a plurality of LED channels coupled to a common voltage node comprises: generating a dnty cycle control, signal to set a dnty cycle of a DC-DC converter coupled to the common voltage node based on voltage needs of a dominant LED channel in the plurality of LED channels, the dnty cycle control signal being applied to an input of a dnty cycle control unit; and maintaining an output voltage of the DC-DC converter within a narrow range during an "off 5 portion of a dimming dnty cycle of the dominant LED channel by alternately enabling and disabling the duty cycle control unit based, at least in part, on feedback from the DC-DC converter output.

[0027] In one embodiment, the method further comprises alternately enabling and disabling the duty cycle control u it does not affect the dnty cycle control signal unit at the input of a dnty cycle control unit. [0028] In one embodiment, setting the duty cycle of the DC-DC converter is performed during an "on" portion of the dimming duty cycle of the dominant LED charms! .

[0029] In one embodiment, setting the duty cycle of the DC-DC converter includes coupling an error signal to a capaci tor during ibe "on" portion of the dimming duty cycle of the dominant. LED channel .

[0030] In one embodiment, the error signal is generated based on a difference between a feedback voltage from the dominant LED channel and a reference voltage,

[0031 ] In one embodiment, maintaining an output voltage of the DC-DC converter within a .narrow range includes disabling the duty cycle control unit if the feedback from the DC-DC converter output transitions above an upper threshold voltage and enabling the duty cycle control unit if the feedback from the DC-DC converter output transitions below a lower threshold voltage,

[0032] In one embodiment, t!ie feedback from the DC-DC converter output comprises a difference between a current DC-DC converter output voltage and a voltage drop across the LEDs of the dominant LED channel during a most recent "on" period of the dimming duty cycle of me dominant LED channel

BRIEF DESCRIPTION OF THE DRAWINGS

[0033] The foregoing features may be more fully understood from the following description of the drawings in which;

[0034] Fig, 1 is a schematic diagram illustrating an exemplar system for ase in driving light emitting diodes (LEDs), or other similar load devices, in accordance with an embodiment;

[0035] Fig, 2 is a schematic diagram illustrating exem lar ' " boost control circuitry in accordance with an embodiment;

[0036] Fig, 3 is a schematic diagram illustrating exemplary circuitry for generating boost output, feedback for use by a hysteretic controller in accordance with an

embodiment; [0037] Fig, 4 is a schematic diagram illustrating exemplary circuitry within a boost duty cycle control unit in accordance with an embodiment;

[0038] Fig, 5 is a timing diagram illustrating exemplary wavefor that may be generated, within LED driver circuitry in accordance with, an embodiment;

[0039] Fig. 6 is a flowchart illustrating an exemplary method of operating LED driver circuitry in accordance with an embodiment; and

[0040] Fig, 7 is a flowchart illustrating an exemplary method for tracking a dominant LED channel in an LED driver using priority queuing in accordance with an embodiment

DETAILED DESCRIPTION

[0041] Fig, 1 is a schematic diagram illustrating an exemplary system. 10 for use in driving light emitting diodes (LEDs), or other siniilar load devices, in accordance with an embodiment As shown, system. 10 may include LED driver circuitry 12 and a boost, converter 14. The system 10 may drive a plurality of LEDs 1.6. As shown, the plurality of LEDs 16 ma be arranged in individual, series-connected strings 16a, 1.6n that are each coupled to a common voltage node 20. These sedes-connected strings will be referred to herein as LED channels 16a, 16η. Any number of LED channels 16a, Ιβη may be driven by system 10. in addition, in some implementations, each LED channel 16a, Ion may be allowed to have a different number of LEDs, The LEDs 6 may be intended to provide any of a number of different illumination functions (e.g., backlighting for a liquid crystal display, LED panel lighting, LED display lighting, and/or others).

[0042] In some embodiments, LED driver circuitry 12 may be implemented as an integrated circuit (IC) and boost converter 14 ma be connected externally to the IC. In other embodiments, an IC may be provided that includes both LED driver circuitry 12 and boost converter 14. In still other embodiments, system 10 ma be realized using discrete circuitry. As will be appreciated, any combination of integrated circuitry and discrete circuitry may be used for system 10 in various implementations, hi the discussion that follows, it will be assumed that LED driver circuitry 12 is implemented as an IC.

[0043] Boost converter 14 is a DC-DC voltage converter that is used to convert a direct current (DC) input voltage VJN to a regulated output voltage on output voltage node 20 for use in driving LEDs 16, As is well known, a boost converter is a form, of switching regulator that utilizes switching techniques and energy storage elements to generate a desired output voltage. Control circuitry for boost converter 14 may be provided within LED driver circuitry 12, Although illustrated as a boost, converter in Fig. 1 , it should be appreciated that other types of DC-DC converters may be used in other embodiments (e.g., buck converters, boost-buck converters, etc.).

[0044] As illustrated in Fig. 1, LED driver circuitry 1.2 may include boost control circuitry 22 for use in controlling the operation of boost converter 1.4, LED driver circuitry 12 may also include LED dinniimg logic 24 and. a number of current sinks 26a, ... , 26n, The current sinks 26a, .... 26n are current regulators that ma be used to draw a regulated amount of current through the LED channels 16a, 16n during LED drive operations, in at least one embodiment, one current sink 26a, 26n may be provided for each LED channel 16a, ..., 16η. LED dimming logic 24 is operative for controlling the brightness of the LEDs in the various channels 16a, 16n, LED dimming logic 24 may control, the bri htness of an LED channel by, for example, changing the current and/or the pulse w dth modulation (PWM) duty cycle (or "dimming" duty cycle) of the channel. n. some embodiments, LED dimming logic 24 ma be capable of independently controlling both the current level and the dimming duty cycle of each, of the LED channels! 6a, 16n. by providing appropriate control signals to corresponding current sinks 26a, 26η. In some embodiments, LED dimming logic 24 may also be capable of independently adjusting the illumination "on" time or phase of the LED channels 1 a, ... » 1 n (I.e., the time when a channel first lights up during a cycle).

[0045] In at least one embodiment, LED driver circuitry 12 may be user

programmable. That is, LED dri ver circuitry 12 may allow a user to set various

operational characteristics of system 10, One or more data storage locations may be provided within LED driver circuitry 12 to store user-provided configuration information to set operational parameters such as, for example, d mming duty cycle of different LED channels, current levels of different LED channels, illumination "on" times of different LED channels, and or other parameters, in some implementations, a user may also be able to specify which LED channels are active and which LED channels are inactive (i.e., disabled). Defaul t values may be used for the different parameters in the absence of user provided values. [0046] As described above, boost converter 14 is operative for converting a DC input voltage Y IN into a DC output voltage V G UT tbat is adequate to supply LED channels 16a,

16n. In the illustrated embodiment, boost converter 14 includes an inductor 30, a diode 32, and a capacitor 34. Other boost converter architectures may alternatively be used. The operating principles of boost converters are well known in tbe a t. To operate properly, a switching signal having appropriate characteristics must be provided to boost converter 14. Boost control circui ry 22 of LED driver circuitry 12 is operative for providing this switching signal. As will be described In greater detail, boost control circuitry 22 may draw current from switching node 36 of boost converter 14 at a controlled duty cycle to regulate the output voltage V 0¾i in a desired manner.

[0047] Th e goal of boost converter 14 and boost control circuitry 22 is to provide an adequate voltage level on voltage node 20 to support operation of all active LED channels 16a, 16n. To conserve energy, however, it may be desired thai the voltage level on voltage node 20 be no higher (or only slightly higher) than a minimum level required to support operation. To achieve this, boost contr circuitry 22 may rely, at least in part, on feedback fr m LED channels 16a, 16n. Typically, the voltage level required for a particular LED channel will be dictated by the needs of the current sink 26a, 26n associated with the channel. That Is, each current sink 26a, 26n may require a minimal amount of voltage (e.g., an LEDx regulation voltage) to support operation for the corresponding LED channel.

[0048] I general, the voltage level on each current sink 26a s 26n will be equal to the difference between the voltage on voltage node 20 and the voltage drop across the LEDs in the corresponding LED channel 16a, 16n, Because each LED channel 16a, 16n may have a different number of LEDs and a different DC current, different LED channels may require different minimum voltage levels for proper operation. The LED channel that requires the highest voltage level on node 20 for proper operation will be referred to herein as the "dominant" LED channel. As will be a reciated, in some implementations, the dominant LED channel may change with. time.

[0049] As shown in Fig. 1, in some implementations, optional ballast resistors 40a, 40n may be used in one or more of the LED channels 16a, 16n to provide balance between the volt-age levels on the various current sinks 26a, 26n, As described above, when no ballast resistor is present, the voltage across a current sink will typically be equal to the difference between the boost output voltage on node 20 and the voltage drop across the LEDs in the corresponding channel. Ballast resistors 40a, ... } 40a may be provided, for example, to generate an additional voltage drop in some channels to achieve similar voltages on the various current sinks 26a, .... 26s. In this manner, some of the power dissipation that might have occurred on chip within LED dri ver circuitry 12 can be moved off chip to the ballast resistors 40a, 40a.

[0050] Fig. 2. is a schematic diagram illustrating exemplary boost control, circuitry 50 in accordance with an embodiment. The boost control circuitry 50 may be nsed within the system 10 of Fig. 1 (i.e., as control circuitry 22) and/or in other systems, n the discussion that follows, boost control circuitry 50 will be described in. the context of system 10 of Fig. 1. As shown in Fig, 2, boost control circuitr 50 may include: an error amplifier 52, a switch 54, a COMP capacitor 56, a boost duty cycle control unit 58, and a hysteretic controller 60. As will be described in greater detail, boost control circuitry 50 may set a. duty cycle for boost converter 14 of Fig. 1 based on the needs of the current dominant LED channel, in addition, during the "off' portion of the dimming duty cycle of the dominant LED channel, boost eontrol circuitry 50 may use hysteretic controller 60 (also referred to herein as control unit 60) to maintain the boost output voltage of boost converter 14 withi a desirable range.

[0051] As described above, in some embodiments, LED driver circuitry 12 may be partially or felly implemented as an IC. In such embodiments, boost control circuitry 50 of Fig. 2 may be fully implemented on-chip or one or more elements thereof (e.g., COMP capacitor 56) may be implemented off-chip, in addition, it should, he understood that the elements of boost control circuitry 50 shown in Fig. 2 will not necessarily be located in close proximity to one another within a realized circuit. That is, in some implementations, the elements may be spread out within a larger system and coupled together using appropriate interconnect structures.

[0052] With reference to Fig, 2, boost duty cycle control unit 58 may he coupled to a switching node within a corresponding boost converter (e.g., SW node 36 in boost converterl4 of Fig. 1). During operation, boost duty cycle control unit 58 may draw current from the switching node at. & controlled duty cycle in a manner that results in a desired DC voltage level at the boost output (i.e., on voltage node 20 in Fig. 1). Boost dut cycle control unit 58 may include an input 62 to receive a duty cyck control signal to set the duty cycle of the boost converter. In the illustrated embodiment, the voltage across a capacitor 56 coupled to input 62 of boost duty cycle control unit 58 serves as the duly cycle control signal,

[0053] Switch 54 is operative for controllably coupling an error signal output by error amplifier 52 to capacitor 56 to charge the capacitor to an appropriate level for use as the duty cycle control signal. As described previously, in some implementations, the duty cycle of boost converter 14 may be set based upon tbe needs of the dominant LED channel (i.e., the channel that requires the highest voltage). In one embodiment, switch 54 may be controlled based on the dimming duly cycle of the dominant LED channel For example, switch 54 may be closed during the "on" portion of the dimming duty cycle of the dominant LED channel and open during the "off' portion. The resulting voltage on capacitor 56 will generate a. duty cycle that produces a voltage at the output of boost converter 14 that is adequate to drive the dominant LED channel. After switch 54 is opened, the voltage on capacitor 56 will remain relatively constant until the switch 54 is again closed in a subsequent cycle.

[0054] The error signal that is used to charge capacitor 56 may he generated based on feedback from LED channels 16a, ion of Fig. 1. Referring back to Fig. 1, the feedback may include, for example, the voltages across current sinks 26a, 26n (i.e., the voltages on LED pins 42a, 42n of the IC), Feedback from other portions of the LED channels ay be used in other implementations.

[0055] With reference to Fig. 2, in at least one implementation, error amplifier 52 may include a trans-conductance amplifier that generates an error current at an output thereof The error current may be coupled to capacitor 56 by switch 54 to charge the capacitor. The trans-conductance amplifier may, for example, amplify a difference between the LED feedback and a reference voltage V RH F o generate the error current. The reference voltage may represent, for example, the LED pin regulation voltage (e.g.., O.Svolts in one embodiment).

[0056] in at least one embodiment, a mean or average voltage level across the active current sinks of the LED driver circuitry may be determined within the trans-conductance amplifier using the LED feedback. The difference between this mean or average voltage level and V may then be used to generate the error signal. As will be appreciated, other techniques for generating the error signal may be used in other implementations. For example, in one approach, an error signal m y be generated by amplifying a difference between a. feedback signal associated with only one of the LED channels (e.g., the dominant channel, the channel having the most LEDs, etc.) and a reference voltage. Other techniques may also be used, In at least one embodiment, an error amplifier may be used that generates a voltage error signal instead of a current error signal.

[0057] As described above, in some embodiments, the duty cycle of boost con verter 14 of Fig. 1 may be set based upon the needs of the dominant L.ED channel. The output voltage of boost converter 14 may then be maintained at the level required by the dominant LED channel (or near that voltage) even when die dominant LED channel is no longer conducting. Thus, the highest voltage associated with the dominant LED channel ma e used for each of the other LED channels being driven, regardless of the dimming duty cycle, DC current level, or illumination start time of the other channels. The voltage value on capacitor 56 may remain relatively constant when the dominant LED channel is not conducting because switch 54 will be open. However, other effects in system. 10 (load from other channels) may cause the voltage value at the boost output to vary during this time. As described above, hysteretic controller 60 may be used to maintain the voltage at the output of the boost converter within a specific range during this period.. Hysteretic controller 60 may accomplish diis by alternately enabling and disabling boost duty cycle control unit 58 based on feedback from boost converter 14.

[0058] As illustrated in Fig. 2, hysteretic controller 60 may include; an input switch 64: first and second hysteretic comparators 66, 68; and a latch.70. An output terminal of latch 70 may be coupled to enable input 72 of boost duty cycle control unit 58. In some embodiments, hysteretic controller 60 may be enabled dining the "off' portion of the dimming duty cycle of the dominant LED channel. Thus, switch 64 ma operate in antiphase with switch 54 described previously. When enabled, a boost output feedback signal may be applied to an input node 74 of hysteretic controller 60. The boost output feedback signal may represent, in at least one embodiment, a difference between a current boost output voltage and. the voltage drop across the LEDs of the dominant channel when the dominant channel was conducting,

[0059] Hie hysteretic comparators 66, 68 each compare the boost output feedback signal on node 74 to a corresponding threshold value, That is, first comparator 66 will compare the signal to an Iowa- threshold value (¥½.) and second comparator 68 will compare the signal to a higher threshold value (V TH <-). If title boost output feedback signal transitions lower than V T B- > Srst comparator 66 will output a logic high value. If the boost output feedback signal transitions higher VT H+ , second comparator 68 will output a logic high value. In at least one embodiment, upper threshold value (V TH+ ) may be equal to the allowable ripple in the boost output signal and lower threshold value may be equal to the LED regulation voltage. The output of first comparator 66 may be coupled to a "set" input of latch 70 and the output of second comparator 68 may be coupled to a "reset" input of latch 70. As is well known, a logic high value at the set input of a latch will transfer to the output Q of the latch. Conversely, a logic high value at the reset input of a latch will cause the latch output to reset to logic low,

[0060] in die embodiment illustrated, in Fig. 2 S a logic high on enable input 72 of boost dut cycle control unit 58 will enable the unit and a logic low on enable inpu 72. will disable the unit. When the boost duty cycle control uni 58 is enabled, it will operate in a normal fashion to control boost converter .14 at. the duty cycle set by the dut cycle control signal on input 62, When disabled, boost duty cycle control unit 58 will cease to control boost converter 4, and the boost output voltage on node 20 (at least initially) will be the voltage currently stored across capacitor 34, This voltage will begin to decrease as charge begins to flow out of capacitor 34 through one or more active LED channels. To control the voltage at the boost output, hysteretic controller 60 may disable boost duty cycle control unit 58 when the boost output voltage transitions above V ' TH + and enable boost dut cycle control unit 58 when fee boost output voltage falls below V J H-.. this manner; the boost output voltage may be maintained within a. relatively narrow range defined by the two threshold voltages. This boost, output voltage is available to power any LED channels that are conducting during the "off' period of the dominant LED channel.

Because fee duty cycle control signal on input 62. of boost duty cycle control unit 58 remains relatively constant each time boost duty cycle control unit 58 is enabled during a hysteretic control period, it can .immediately start controlling boost converter 14 based on the duty cycle of the dominant LED channel.

[0061 ] Fig. 3 is a schematic diagram illustrating feedback circuitry 80 that, may be used to generate the boost, output feedback signal on node 74 of hysteretic controller 60 of Fig. 2 in accordance with an embodiment. As described above, in at least, one embodiment, the boost output, feedback signal may be equal to a difference between a current boost output voltage and a voltage drop across the LEDs of the dominant channel when the dominant channel was conducting. Circuitry SO of Fig, 3 is capable of generating such a. feedback signal. As shown, circuitry 80 may include: the dominant LED channel 76, the current sink 78 associated with the dominant LED channel, a switch 82, and a sample capacitor 84. The switch 82 may be closed during the "on" portion of the dimming duty cycle of dominant LED channel 76 and open otherwise, Therefore, during the * W portion of the dimming duty cycle of dominant LED channel 76, capacitor 84 will charge to the voltage across the LEDs of dominant channel 76. When switch 82 subsequently opens, the voltage on node 74 will equal the difference between the current boost output voltage on node 86 and the voltage across sample capacitor 84 (i.e., the voltage drop that was previously across the LEDs of dominant channel 76). This is the voltage that will then be compared to the upper and lower thresholds in hysleretie controller 60, It should he appreciated that other techniques for developing a boost output feedback signal for use by hysteretic controller 60 may alternatively be used.

[0062] Fig. 4 is a schematic diagram illustrating exemplary circuitry within a boost duty cycle control unit 90 in accordance with an embodiment. Boost duty cycle control unit 90 may be used in boost control drcuitry 50 of Fig. 2 (i.e., as boost duty cycle control unit 58) or in other voltage converter systems. As illustrated, boost duty cycle control unit 90 may include: a duty cycle comparator 92; a boost switch 94; first and second enable switches 96, 98; a current sense resistor 100; a current sense amplifier 102; a summer 104; and a ramp generator 106. Boost switch 94 is the switch that performs the switching for, for example, boost convener 14 in Fig, L As illustrated, a drain terminal of boost switch 94 may be coupled to a switching node (SW) of the boost converter (e.g., node 36 in Fig.

[0063] Duty cycle comparator 92 is operative for generating the input signal of boosi switch 94 having the desired duty cycle. To generate the input signal, duty cycle comparator 92 may compare a duty cycle control signal (e.g., V C O MP in Fig. 2) to a ramp signal. Ramp generator 106 is operative for generating the ramp signal. In some embodiments, current sense resistor 100, current sense amplifier 102, and summer 104 may be used to modify the ramp signal to compensate for a current level being drawn [0064] First and second enable switches 96, 98 are operative for allowing boost duty cycle control un.it 90 to be coniroliably enabled ami disabled. In the illustrated

embodiments the first and second enable switches 96, 98 may be controlled in a complementary fashion. Thus, to enable boost duty cycle control unit 90, switch 96 may be closed and switch 98 may be opened. To disable boost, duty cycle control unit 90, switch 96 may be opened and switch 98 may be closed It should be appreciated that boost duty cycle control unit 90 of Fig. 4 represents one possible architecture that may be used in an embodiment. Other control architectures may alternatively be used. Also, first and second enable switches 96, 98 represent one example technique that may be used to enable and disable a duty cycle control unit in accordance with an embodiment.

[0065] Fig. 5 is a timing diagram illustrating various waveforms 1.10 that may be generated within the circuitry of Figs, 1 and 2 in an example implementation. In the following discussion, reference may be made to Figs, 1 and 2, Waveforms 112, 114, 116 represent voltage signals that may appear on LED pins 42a, 42n of LED driver circuitry 12 of Fig. 1 during system operation, for different LED channels. The pulses in waveforms 112, 1 14, 116 represent periods during which the LEDs in the corresponding channels are conducting. For purposes of illustration, it will be assumed that. LED channel 1 associated with waveform 112 is the dominant LED channel. Waveform 18 represents a duty cycle control signal (VCOMP) that may be generated for boost duty cycle control unit 58 of Fig, 2, As shown, during the "on" portion 122 of the dimming duty cycle of the dominant LED channel (i.e., LED channel 1), the voltage of duty cycle control signal 118 increases due to the charging of COMP capacitor 56 of Fig. 2 (when switch 54 is closed). When the "on" portion of the dimming duty cycle ends 124, switch 54 will open and the voltage of duty cycle control signal 118 will remain relatively constant thereafter until the next "on" portion .126,

[0066] As shown, in Fig, 5, the increasing duty cycle control signal 1 18 during "on" period 122 will cause a corresponding increase in boost output voltage 120. When, the "on" portion of the dimming duty cycle of the dominan t LED channel ends 124, hysteretic controller 60 may be enabled. As shown, hysteretic controller 60 may maintain the boost output voltage 120 within a narrow range between V½. and VTH~ daring the "off 5 portion 128 of the dimming duty cycle of the dominant LED channel. During the subsequent "on" portion 126 of the dominant channel, the hysteretic controller 60 will he disabled, and boost duty cycle control unit 58 will operate in a normal fashion. As in apparent in Fig. 5, the action of the hysleretie controller results in some ripple h the boost output signal However, this ripple is much smaller than it would be if the boost output were readjusted each time LED channel load requirements changed during period 128,

[0067] As described above, in some implementations, the dominant LED channel may change with time. For example, in some implementations, a user may he permitted to disable one or more LED channels during system operation. If one of the disabled channels is the dominant channel, a new dominant channel needs to be identified. In some implementations, it may be possible to add one or more LEDs to a channel after system deployment. This can also affect the dominant LED channel. In addition, during system operation, it may be discovered that one or more of non-dominant LED channels is not receiving enough power. In this case, the underpowered channel may be made the dominant channel.

[0068] Referring back to Fig, 1 , in some implementations, a priority queue 38 may be maintained that tracks the various LED channels in order of priority. A highest priority channel 44 in the queue 38 may represent the dominant LED channel. Digital memory maybe provided within LED driver circuitry 12 to store priority queue 38. Priority qnene 38 may be continually updated during system operation so that the dominant LED channel is always known. Priority queue 38 may provide the updated dominant LED channel information to LED dimming logic 24 and/or boost control circuitry 22. LED dimming logic 24 may need this information to provide the appropriate dimming duty cycle information to boost control circuitry 22 for use in controlling boost converter 14.

[0069] In some implementations, a queue manager 46 may be provided for

maintaining and updating priority queue 38. Queue manager 46 may, for example, include a digital or analog controller that is capable of identifying the occurrence of certain events and or conditions that may require a change in LED channel priority. In some

implementations, for example, queue manager 46 may receive feedback from LED channels 16a, .... 16n, This feedback may include, for example, voltage levels on the LED pins 42a, 42n of the LED driver circuitry 12, or some other feedback. If queue manager 46 detects, based on the feedback, that one of the LED channels requires more voltage (e.g., the pin voltage for fee channel is below a specified regulation voltage), it may move that channel to the top of priority queue 38. When fee LED channel is moved, all of (fee other channels may be moved down In priority. Queue manager 46 may also have access to information describing which LED channels have been disabled by a user. If the highest priority LED channel in the queue 38 is disabled, queue manager 46 may move tha channel to the lowest priority position in queue 38, AH other LED channels may then be moved up is priority. In one possible a roach, the LED channels may initially be listed in a default order within priority queue 38. The action of queue manager 46 may then rearrange and maintain the order of the channels so that the channel in the highest priority position is the dominant LED channel.

[0070] In at least one embodiment, instead of a queue, one or more storage locations may be provided within LED driver circuitry 12 to record and track the identity of the current dominant LED channel. A controller may be provided to continually update the identity of the dominant channel stored in the storage !oca ion(s) based on events and conditions.

[0071] Fig. 6 is a flowchart illustrating an exemplary method 130 for operating LED driver circuitry for driving a plurality of LED channel in accordance with an

embodiment. A dominant LED channel within the plurality of LED channels is tracked (block 132). As described, above, the dominant LED channel is the channel requiring the highest voltage at a particular point in. time. A priority queue may be used to track the dominant LED channel. A duty cycle of a DC-DC converter generating a drive voltage for the plurality of LED channels may be set during an "on" period of a dimming duty cycle of the current dominant LED channel (block 134). In one approach, the duty cycle may be set by charging a capacitor using an error signal during the "on** period of the dominant LED channel. The error signal may be generated by determining a difference between LED feedback information and a reference signal. Hystererlc control may then be used to maintain the DC-DC converter output voltage within a relatively narrow range during the "off 5 period of the dominant LED channel (block 136). The above described process may be continually repeated during LED drive activity using the updated dominant LED channel information,

[0072] In some embodiments, the hysterede control of block 136 ma involve enabling and disabling a DC-DC converter duty cycle control unit based on feedback from the convener output,. In one approach, the feedback from the converter output may be compared with upper and lower threshold values. The DC-DC converter duty cycle control mill may then be disabled if the feedback from the converter output transitions above the upper threshold value. After the duty cycle control unit has been disables, the output voltage of the DC-DC converter may begin to drop. The DC-DC converter duty cycle control unit may he enabled if the feedback from the converter output transitio s below the lower threshold value. In one implementation, the feedback from the converter output may include a difference between a current converter output voltage and a voltage drop that existed across the LEDs of the dominant LED channel daring the most recent "on" period of the channel In this implementation, the lower threshold may include, for example, an LED regulation voltage and the upper threshold may represent a. maximum desired ripple hi the DC-DC output voltage, althoug ot!ier threshold values may he used ia other embodiments.

[0073] Fig. 7 is a flowchart illustrating an exemplary method 140 for tracking a dominant LED channel being driven by an LED driver using priority queuing in accordan.ee with an embodiment The method 140 may be implemented, for example, within LED driver circuits that are capable of driving multiple LED channels having different, numbers of LEDs per channel. An initial priority queue may first he generated that lists the LED channels in a default priority order (block 142). The default priority order may be an order based on the physical location of the channels (e.g., listing the LED channels by LED channel number). Other techniques for defining the default priority order m alternatively used. For example, in one approach , the initial priority order may- list the LED channels based, at. least in part., on a number of LEDs per channel or some other criterion. The LED channel having the highest priority in the priorit queue is considered the dominant LED channel.

[0074] After the initial priority queue has been established, the LED channels may be monitored to identify the occurrence of events or conditions that require an update hi the priority queue (block 144), Some channel conditions may require that a new dominant LED channel be selected. For example, if it is determined that the voltage on a current sink associated with a particular LED channel is below a specified regulation voltage dining the "on" portion of the dimming duty cycle of the channel then thai LED channel may be made the new dominant LED channel. If there are more than one LED strings below the regulation voltage during the "on" portion of the dimming duty cycle then the latest LED string may he considered the dominant LED channel. If such a channel condition is detected for a particular LED channel (block 146-Y), the corresponding channel may he moved to the top of the priority queue (block 148), if it is detenriined during monitoring that the present dominant channel has become disabled (block 150- Y), then that channel may be moved to the bottom of the priority queue (Mock 152), This process may be repeated in a continual fashion during driver operation to keep an updated indication of LED channel priorities and an updated indication of the dominant LED channel. As described previously, the updated dominant channel infonnation may he used by other circuitry within the LED driver (e.g., by DC-DC converter control circuitry, etc.).

[0075] in the description above, techniques and circuits for providing control for a DC-DC converter have been discussed in the context of LED driver circuitry. t should be appreciated, however, mat these techniques and circuits may also be used in other applications. For example, in some implementations, the described techniques and circuits may be used in driver circuits that drive load devices other than LEDs. The described techniques and circuits may also have application in other types of systems, components, and devices that require the generation of a regulated voltage level.

[0076] Having described exemplary embodiments of the invention, it will now become apparent to one of ordinary skill in the art. that other embodiments incorporating their concepts may also be used. The embodiments contained herein should not be limited to disclosed embodiments but rather should he limited only by the spirit and scope of the appended claims. All publications and references cited herein are expressly incorporated herein by reference in their entirety.