Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
GATED SPIN ORBIT MEMORY
Document Type and Number:
WIPO Patent Application WO/2019/125368
Kind Code:
A1
Abstract:
An apparatus is provided which comprises: a magnetic junction; and an interconnect adjacent to the magnetic junction, wherein the interconnect comprises a super lattice of a neutral and charged perovskite.

Inventors:
MANIPATRUNI SASIKANTH (US)
GOSAVI TANAY (US)
YOUNG IAN A (US)
NIKONOV DMITRI E (US)
Application Number:
PCT/US2017/067006
Publication Date:
June 27, 2019
Filing Date:
December 18, 2017
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
INTEL CORP (US)
International Classes:
G11C11/16; H01L43/08
Foreign References:
US20150194596A12015-07-09
US20030006440A12003-01-09
US20030034548A12003-02-20
US20160276581A12016-09-22
US20170117455A12017-04-27
Attorney, Agent or Firm:
MUGHAL, Usman (US)
Download PDF:
Claims:
CLAIMS

We claim:

1. An apparatus comprising:

a magnetic junction including:

a stack of structures including:

a first structure comprising a magnet with unfixed perpendicular magnetic anisotropy (PMA) relative to a plane of a device;

a second structure comprising one of a dielectric or metal; and a third structure comprising a magnet with fixed PMA relative to the plane of the device, and wherein the third structure is adjacent to the second structure such that the second structure is between the first and third structures; and

an interconnect adjacent to the first structure of the magnetic junction, wherein the interconnect comprises a super lattice of a neutral perovskite and a charged perovskite.

2. The apparatus of claim 1 comprises a second device controllable by a word-line, wherein the second device includes a source and drain, wherein one of the source or drain is coupled to the interconnect, and wherein one of the drain or source is coupled to a select line.

3. The apparatus of claim 2, wherein the interconnect is coupled to a second select line.

4. The apparatus of claim 1 comprises a bit-line coupled to the magnetic junction.

5. The apparatus of claim 1, wherein the neutral perovskite comprises a group 2 element and oxygen, and wherein the charged perovskite comprises one of a group 3d, 4d, or 5d transition metal and oxygen, or wherein the neutral perovskite comprises one or both of: Sr and O; or Ti and O.

6. The apparatus of claim 1, wherein the charged perovskite comprises one or both of: Al and O; or La and O.

7. The apparatus of claim 1, wherein the magnetic junction comprises: a fourth structure between the first and second structures, wherein the fourth structure includes one or more of: Ru, Os, Hs, or Fe; and

a fifth structure between the second and third structures, and wherein the sixth structure includes one or more of: Ru, Os, Hs, or Fe.

8. The apparatus of claim 1, wherein the first and/or third structures comprises a stack

including a first material and a second material different from the first material.

9. The apparatus of claim 8, wherein the first material includes one of: Co, Ni, Fe, or

Heusler alloy, wherein the Heusler alloy includes one or more of Co, Cu, Fe, Ga, Ge, In, Mn, Al, In, Sb, Si, Sn, Ni, Pd, Ru, or V, and wherein the second material includes one of: Pt, Pd, Ir, Ru, or Ni.

10. The apparatus of claim 8, wherein the first material has a thickness in a range of 0.6 nm to 2 nm, and wherein the second material has a thickness in a range of 0.1 nm to 3 nm.

11. The apparatus of claim 1, wherein the first and/or the third structures comprises a super lattice including a first material and a second material, wherein the first material includes one of: Co, Ni, Fe, or Heusler alloy, and wherein the second material includes one of: Pt, Pd, Ir, Ru, or Ni.

12. The apparatus of claim 1, wherein the first and/or third structures comprises a stack of three materials including a first material adjacent to the interconnect, a second material adjacent to the first material but not in contact with the interconnect, and third material adjacent to the second material and the second structure, wherein the first material includes one or more of: Co, Ni, Fe, or Heusler alloy, wherein the second material comprises Ru; and wherein the third material includes one or more of Co, Ni, Fe, or Heusler alloy.

13. The apparatus according to any one of preceding claims, wherein the magnetic junction is one of a spin valve or a magnetic tunneling junction (MTJ).

14. The apparatus according to any one of preceding claims, wherein the magnet of the first structure is a paramagnet which includes one or more of: Pt, Pd, W, Ce, Al, Li, Mg, Na, Cr, Co, Dy, O, Er, Eu, Eu, Gd, Fe, Nd, K, Pr, Sm, Tb, Tm, or V, or wherein the magnet of the first structure is a paramagnet which comprises dopants which include one or more of: Ce, Cr, Mn, Nb, Mo, Tc, Re, Nd, Gd, Tb, Dy, Ho, Er, Tm, or Yb.

15. The apparatus of claim 1, wherein the dielectric comprises: Mg and O.

16. A system comprising: a memory; a processor coupled to the memory, the processor

having a spin wave switch, which comprises an apparatus according to any one of apparatus claims 1 to 15; and a wireless interface to allow the processor to communicate with another device.

17. An apparatus comprising:

a magnetic junction; and

an interconnect adjacent to the magnetic junction, wherein the interconnect comprises a super lattice of a neutral perovskite and a charged perovskite.

18. The apparatus of claim 17, wherein the apparatus is according to any one of claims 2 to 6.

19. The apparatus of claim 17, wherein the magnetic junction comprises:

a first structure comprising a magnet with unfixed perpendicular magnetic anisotropy (PMA), wherein the first structure has an anisotropy axis perpendicular to a plane of a device;

a second structure comprising one of a dielectric or metal; and

a third structure comprising a magnet with fixed PMA, wherein the third structure has an anisotropy axis perpendicular to the plane of the device, and wherein the third structure is adjacent to the second structure such that the second structure is between the first and third structure.

20. The apparatus of claim 17, wherein the magnetic junction comprises:

a first structure comprising a magnet with unfixed in-plane magnetic anisotropy, wherein the first structure has an anisotropy axis along a plane of a device;

a second structure comprising one of a dielectric or metal; and

a third structure comprising a magnet with fixed in-plane magnetic anisotropy, wherein the third structure has an anisotropy axis perpendicular to the plane of the device, and wherein the third structure is adjacent to the second structure such that the second structure is between the first and third structures.

21. The apparatus according to any one of claims 19 or 20, wherein the magnetic junction comprises:

a fourth structure between the first and second structures, wherein the fourth structure includes one or more of: Ru, Os, Hs, or Fe; and

a fifth structure between the second and third structures, wherein the fifth structure includes one or more of: Ru, Os, Hs, or Fe.

22. The apparatus according to any one of claims 19 or 20, wherein the apparatus is

according to any one of claims 8 to 16, and wherein the magnetic junction is one of a spin valve or a magnetic tunneling junction (MTJ).

23. The apparatus according to any one of claims 19 or 20, wherein the magnet of the first structure is a paramagnet which includes one or more of: Pt, Pd, W, Ce, Al, Li, Mg, Na, Cr, Co, Dy, O, Er, Eu, Eu, Gd, Fe, Nd, K, Pr, Sm, Tb, Tm, or V, or wherein the magnet of the first structure is a paramagnet which comprises dopants which include one or more of: Ce, Cr, Mn, Nb, Mo, Tc, Re, Nd, Gd, Tb, Dy, Ho, Er, Tm, or Yb.

24. A system comprising: a memory; a processor coupled to the memory, the processor having a spin wave switch, which comprises an apparatus according to any one of apparatus claims 17 to 23; and a wireless interface to allow the processor to communicate with another device.

25. A method comprising:

forming a magnetic junction including:

forming a stack of structures including:

forming a first structure comprising a magnet with unfixed perpendicular magnetic anisotropy (PMA), wherein the first structure has an anisotropy axis perpendicular to a plane of a device;

forming a second structure comprising one of a dielectric or metal; forming a third structure comprising forming a magnet with fixed PMA, wherein the third structure has an anisotropy axis perpendicular to the plane of the device, and wherein the third structure is adjacent to the second structure such that the second structure is between the first and third structures; and

forming an interconnect adjacent to the first structure of the magnetic junction, wherein the interconnect comprises a super lattice of a neutral perovskite and a charged perovskite.

Description:
GATED SPIN ORBIT MEMORY

BACKGROUND

[0001] Embedded memory with state retention can enable energy and computational efficiency. However, leading spintronic memory options, for example, spin transfer torque based magnetic random access memory (STT-MRAM), suffer from the problem of high voltage and high write current during the programming (e.g., writing) of a bit-cell. For instance, large write current (e.g., greater than 100 mA) and voltage (e.g., greater than 0.7 V) are required to write a tunnel junction based magnetic tunnel junction (MTJ). Limited write current also leads to high write error rates or slow switching times (e.g., exceeding 20 ns) in MTJ based MRAM. The presence of a large current flowing through a tunnel barrier leads to reliability issues in magnetic tunnel junctions.

BRIEF DESCRIPTION OF THE DRAWINGS

[0002] The embodiments of the disclosure will be understood more fully from the detailed description given below and from the accompanying drawings of various embodiments of the disclosure, which, however, should not be taken to limit the disclosure to the specific embodiments, but are for explanation and understanding only.

[0003] Fig. 1A illustrates a magnetization response to an applied magnetic field for a ferromagnet.

[0004] Fig. IB illustrates a magnetization response to an applied magnetic field for a paramagnet.

[0005] Figs. 2A-B illustrate a three-dimensional (3D) view and corresponding top view, respectively, of a device having an out-of-plane magnetic tunnel junction (MTJ) stack coupled to a spin orbit coupling (SOC) interconnect, and having two select transistors.

[0006] Fig. 3 illustrates a cross-section of the SOC interconnect with electrons having their spins polarized in-plane and deflected up and down resulting from a flow of charge current.

[0007] Fig. 4A illustrates a plot showing write energy-delay conditions for one transistor and one MTJ with spin Hall effect (SHE) material compared to traditional MTJs.

[0008] Fig. 4B illustrates a plot comparing reliable write times for spin Hall MRAM and spin torque MRAM.

[0009] Figs. 5A-B illustrate a 3D view and corresponding cross-section view, respectively, of a gated device having a magnetic junction with magnets having perpendicular magnetizations, and with reduced number of select transistors, according to some embodiments of the disclosure.

[0010] Figs. 6A-C illustrate cross-sections of a super latice based interconnect, respectively, according to some embodiments of the disclosure.

[0011] Figs. 7A-D illustrate an interface of one of the interconnects of Figs. 6A-B, a

3D view of a charged perovskite, and a 3D view of a neutral perovskite, respectively, according to some embodiments of the disclosure.

[0012] Fig. 8A illustrates a cross-section of a device having a magnetic junction with magnets having perpendicular magnetizations, wherein a free magnet structure of the magnetic junction comprises a stack of magnets with perpendicular magnetizations, which is adjacent to the interconnect comprising perovskites, according to some embodiments of the disclosure.

[0013] Fig. 8B illustrates a cross-section of a device having a magnetic junction with magnets having perpendicular magnetizations, wherein a free magnet structure and a fixed magnet structure of the magnetic junction comprises a stack of magnets with perpendicular magnetizations, which is adjacent to the interconnect comprising perovskites, according to some embodiments of the disclosure.

[0014] Fig. 8C illustrates a cross-section of a device having a magnetic junction with magnets having perpendicular magnetizations, wherein a fixed magnet structure and one of the free magnets of a free magnet structure of the magnetic junction comprises a stack of magnets with perpendicular magnetizations, which is adjacent to the interconnect comprising perovskites, according to some embodiments of the disclosure.

[0015] Fig. 8D illustrates a cross-section of a device having a magnetic junction with magnets having perpendicular magnetizations, wherein a fixed magnet structure of the magnetic junction comprises a stack of magnets with perpendicular magnetizations, which is adjacent to the interconnect comprising perovskites, according to some embodiments of the disclosure.

[0016] Fig. 8E illustrates a cross-section of a device having a magnetic junction with magnets having perpendicular magnetizations, wherein a fixed magnet structure and one of the free magnets of a free magnet structure of the magnetic junction comprises a stack of magnets with perpendicular magnetizations, which is adjacent to the interconnect comprising perovskites, according to some embodiments of the disclosure. [0017] Fig. 9A illustrates a plot showing spin polarization capturing switching of a free magnet structure which is adjacent to the interconnect comprising perovskites, according to some embodiments of the disclosure.

[0018] Fig. 9B illustrates a magnetization plot associated with Fig. 9A, according to some embodiments of the disclosure.

[0019] Fig. 9C illustrates a plot showing spin polarization capturing switching of the free magnet structure which is adjacent to the interconnect comprising perovskites, according to some embodiments of the disclosure.

[0020] Fig. 9D illustrates a magnetization plot associated with Fig. 9C, according to some embodiments of the disclosure.

[0021] Fig. 10 illustrates a cross-section of a die layout having any of the devices or structures of Figs. 5-8 formed in metal 3 (M3) and metal 2 (M2) layer regions, according to some embodiments of the disclosure.

[0022] Fig. 11 illustrates a cross-section of a die layout having any of the devices or structures of Figs. 5-8 formed in metal 2 (M2) and metal 1 (Ml) layer regions, according to some embodiments of the disclosure.

[0023] Fig. 12 illustrates a plot showing an improvement in energy-delay product using any of the device(s) or structures of Figs. 5-8 compared to the device of Fig. 2A, in accordance with some embodiments of the disclosure.

[0024] Fig. 13 illustrates a flowchart of a method for forming a device or a structure of Figs. 5-8, in accordance with some embodiments.

[0025] Fig. 14 illustrates a smart device or a computer system or a SoC (System-on-

Chip) with a magnetic junction based memory having the interconnect comprising perovskites, according to some embodiments of the disclosure.

DETAILED DESCRIPTION

[0026] Some embodiments describe gated spin orbit magnetic memory that comprises a magnetic junction; and an interconnect adjacent to the magnetic junction, wherein the interconnect comprises a super lattice of neutral and charged perovskites. In some embodiments, the memory comprises a device which is controllable by a word-line, wherein the device includes a source and drain, wherein one of the source or drain is coupled to the interconnect, and wherein one of the drain or source is coupled to a select line. In some embodiments, the interconnect is coupled to a second select line. For example, the interconnect is coupled to the second select line directly. In some embodiments, the memory comprises a bit-line coupled to the magnetic junction.

[0027] In some embodiments, the neutral perovskite comprises a group 2 element and oxygen, and wherein the charged perovskite comprises one of a group 3d, 4d, or 5d transition metal and oxygen. In some embodiments, the neutral perovskite comprises one or both of: Sr and O; or Ti and O. In some embodiments, the charged perovskite comprises one or both of: Al and O, or La and O.

[0028] In some embodiments, the magnetic junction comprises: a first structure comprising a magnet with unfixed perpendicular magnetic anisotropy (PMA), wherein the first structure has an anisotropy axis perpendicular to a plane of a device; a second structure comprising one of a dielectric or metal; and a third structure comprising a magnet with fixed PMA, wherein the third structure has an anisotropy axis perpendicular to the plane of the device, and wherein the third structure is adjacent to the second structure such that the second structure is between the first and third structure. In some alternate embodiments, the magnetic junction comprises: a first structure comprising a magnet with unfixed in-plane magnetic anisotropy, wherein the first structure has an anisotropy axis along a plane of a device; a second structure comprising one of a dielectric or metal; and a third structure comprising a magnet with fixed in-plane magnetic anisotropy, wherein the third structure has an anisotropy axis perpendicular to the plane of the device, and wherein the third structure is adjacent to the second structure such that the second structure is between the first and third structures.

[0029] The term“free” or“unfixed” here with reference to a magnet refers to a magnet whose magnetization direction can change along its easy axis upon application of an external field or force (e.g., Oersted field, spin torque, etc.). Conversely, the term“fixed” or “pinned” here with reference to a magnet refers to a magnet whose magnetization direction is pinned or fixed along an axis and which may not change due to application of an external field (e.g., electrical field, Oersted field, spin torque,).

[0030] Here, perpendicularly magnetized magnet (or perpendicular magnet, or magnet with perpendicular magnetic anisotropy (PMA)) refers to a magnet having a magnetization which is substantially perpendicular to a plane of the magnet or a device. For example, a magnet with a magnetization which is in a z-direction in a range of 90 (or 270) degrees +/- 20 degrees relative to an x-y plane of a device.

[0031] Here, an in-plane magnet refers to a magnet that has magnetization in a direction substantially along the plane of the magnet. For example, a magnet with a magnetization which is in an x or y direction and is in a range of 0 (or 180 degrees) +/- 20 degrees relative to an x-y plane of a device.

[0032] The term“device” may generally refer to an apparatus according to the context of the usage of that term. For example, a device may refer to a stack of layers or structures, a single structure or layer, a connection of various structures having active and/or passive elements, etc. Generally a device is a three dimensional structure with a plane along the x-y direction and a height along the z direction of an x-y-z Cartesian coordinate system. The plane of the device may also be the plane of an apparatus which comprises the device.

[0033] In some embodiments, the magnetic junction comprises: a fourth structure between the first and second structures, wherein the fourth structure includes one or more of: Ru, Os, Hs, or Fe. In some embodiments, the magnetic junction comprises a fifth structure between the second and third structures, wherein the fifth structure includes one or more of: Ru, Os, Hs, or Fe. In some embodiments, the magnetic junction is one of a spin valve or a magnetic tunneling junction (MTJ). In some embodiments, the magnet of the first structure is a paramagnet which includes one or more of: Pt, Pd, W, Ce, Al, Li, Mg, Na, Cr, Co, Dy, O, Er, Eu, Eu, Gd, Fe, Nd, K, Pr, Sm, Tb, Tm, or V. In some embodiments, the magnet of the first structure is a paramagnet which comprises dopants which include one or more of: Ce,

Cr, Mn, Nb, Mo, Tc, Re, Nd, Gd, Tb, Dy, Ho, Er, Tm, or Yb. In some embodiments, one or more of the free magnets of the free magnet structure of the magnetic junction comprise a composite magnet. The composite magnet may be a super lattice including a first material and a second material, wherein the first material includes one of: Co, Ni, Fe, or Heusler alloy, and wherein the second material includes one of: Pt, Pd, Ir, Ru, or Ni. In some embodiments, the fixed magnet of the magnetic junction also comprises a composite magnet.

[0034] There are many technical effects of the various embodiments. For example, in some embodiments, the out-of-plane magnetization switching enables perpendicular magnet anisotropy (PMA) based magnetic devices (e.g., MRAM and logic) comprising spin orbit effects that generate perpendicular spin currents. The perpendicular magnet switch of some embodiments enables low programming voltages (or higher current for identical voltages) enabled by giant spin orbit effects (GSOE) for perpendicular magnetic memory and logic.

The perpendicular magnet switch, of some embodiments, results in lower write error rates which enable faster MRAM (e.g., write time of less than 10 ns). The perpendicular magnet switch of some embodiments decouples write and read paths to enable faster read latencies. The perpendicular magnet switch of some embodiments uses significantly smaller read current through the magnetic junction (e.g., MTJ or spin valve) and provides improved reliability of the tunneling oxide and MTJs. For example, less than 10 mA compared to 100 mA for nominal write is used by the perpendicular magnet switch of some embodiments.

[0035] In various embodiments, the interconnect coupled to the magnetic junction provides the function of trans conductance, spin-to-charge conversion, charge-to-spin conversion, and a selector. In some embodiments, the selector function is achieved by using a super lattice of perovskites for the interconnect. As such, at least one of the select transistors associated with the memory device can be removed. For example, by applying a particular bias to the interconnect, the two-dimensional (2D) gas, formed within the interconnect upon a passage of current or an application of bias, is tunable. In one case, the bias to the interconnect causes a gate-able field. As such, in some embodiments, the interconnect can behave as a transistor-like switch. This behavior of the interconnect allows for the removal of one or more transistors coupled to the magnetic junction. Further, the switching energy for switching the free magnet(s) of the magnetic junction is reduced by the interconnect comprising a super lattice of perovskites. Other technical effects will be evident from the various embodiments and figures.

[0036] In the following description, numerous details are discussed to provide a more thorough explanation of embodiments of the present disclosure. It will be apparent, however, to one skilled in the art, that embodiments of the present disclosure may be practiced without these specific details. In other instances, well-known structures and devices are shown in block diagram form, rather than in detail, in order to avoid obscuring embodiments of the present disclosure.

[0037] Note that in the corresponding drawings of the embodiments, signals are represented with lines. Some lines may be thicker, to indicate more constituent signal paths, and/or have arrows at one or more ends, to indicate primary information flow direction. Such indications are not intended to be limiting. Rather, the lines are used in connection with one or more exemplary embodiments to facilitate easier understanding of a circuit or a logical unit. Any represented signal, as dictated by design needs or preferences, may actually comprise one or more signals that may travel in either direction and may be implemented with any suitable type of signal scheme.

[0038] Throughout the specification, and in the claims, the term "connected" means a direct connection, such as electrical, mechanical, or magnetic connection between the things that are connected, without any intermediary devices. [0039] The term "coupled" means a direct or indirect connection, such as a direct electrical, mechanical, or magnetic connection between the things that are connected or an indirect connection, through one or more passive or active intermediary devices.

[0040] The term“adjacent” here generally refers to a position of a thing being next to

(e.g., immediately next to or close to with one or more things between them) or adjoining another thing (e.g., abutting it).

[0041] The term "circuit" or“module” may refer to one or more passive and/or active components that are arranged to cooperate with one another to provide a desired function.

[0042] The term "signal" may refer to at least one current signal, voltage signal, magnetic signal, or data/clock signal. The meaning of "a," "an," and "the" include plural references. The meaning of "in" includes "in" and "on."

[0043] The term“scaling” generally refers to converting a design (schematic and layout) from one process technology to another process technology and subsequently being reduced in layout area. The term“scaling” generally also refers to downsizing layout and devices within the same technology node. The term“scaling” may also refer to adjusting (e.g., slowing down or speeding up - i.e. scaling down, or scaling up respectively) of a signal frequency relative to another parameter, for example, power supply level. The terms “substantially,”“close,”“approximately,”“near, ” and“about,” generally refer to being within +/- 10% of a target value.

[0044] Unless otherwise specified the use of the ordinal adjectives“first,”“second,” and“third,” etc., to describe a common object, merely indicate that different instances of like objects are being referred to, and are not intended to imply that the objects so described must be in a given sequence, either temporally, spatially, in ranking or in any other manner.

[0045] For the purposes of the present disclosure, phrases“A and/or B” and“A or B” mean (A), (B), or (A and B). For the purposes of the present disclosure, the phrase“A, B, and/or C” means (A), (B), (C), (A and B), (A and C), (B and C), or (A, B and C).

[0046] The terms“left,”“right,”“front,”“back,”“top, “bottom,”“over,”“under,” and the like in the description and in the claims, if any, are used for descriptive purposes and not necessarily for describing permanent relative positions.

[0047] For the purposes of present disclosure, the terms“spin” and“magnetic moment” are used equivalently. More rigorously, the direction of the spin is opposite to that of the magnetic moment, and the charge of the particle is negative (such as in the case of electron). [0048] It is pointed out that those elements of the figures having the same reference numbers (or names) as the elements of any other figure can operate or function in any manner similar to that described, but are not limited to such.

[0049] Fig. 1A illustrates a magnetization hysteresis plot 100 for ferromagnet (FM)

101. The plot shows magnetization response to an applied magnetic field for ferromagnet 101. The x-axis of plot 100 is magnetic field Ή’ while the y-axis is magnetization‘m\ For FM 101, the relationship between Ή’ and‘m’ is not linear and results in a hysteresis loop as shown by curves 102 and 103. The maximum and minimum magnetic field regions of the hysteresis loop correspond to saturated magnetization configurations 104 and 106, respectively. In saturated magnetization configurations 104 and 106, FM 101 has stable magnetizations. In the zero magnetic field region 105 of the hysteresis loop, FM 101 does not have a definite value of magnetization, but rather depends on the history of applied magnetic fields. For example, the magnetization of FM 101 in configuration 105 can be either in the +x direction or the -x direction for an in-plane FM. As such, changing or switching the state of FM 101 from one magnetization direction (e.g., configuration 104) to another magnetization direction (e.g., configuration 106) is time consuming resulting in slower nanomagnets response time. It is associated with the intrinsic energy of switching proportional to the area in the graph contained between curves 102 and 103.

[0050] Fig. IB illustrates magnetization plot 120 for paramagnet 121. Plot 120 shows the magnetization response to an applied magnetic field for paramagnet 121. The x-axis of plot 120 is magnetic field Ή’ while the y-axis is magnetization‘m’. A paramagnet, as opposed to a ferromagnet, exhibits magnetization when a magnetic field is applied to it. Paramagnets generally have magnetic permeability greater or equal to one and hence are attracted to magnetic fields. Compared to plot 100, the magnetic plot 120 of Fig. IB does not exhibit hysteresis which allows for faster switching speeds and smaller switching energies between the two saturated magnetization configurations 124 and 126 of curve 122. In the middle region 125, paramagnet 121 does not have any magnetization because there is no applied magnetic field (e.g., H=0). The intrinsic energy associated with switching is absent in this case.

[0051] In some embodiments, paramagnet 121 comprises a material which includes one or more of: Platinum(Pt), Palladium (Pd), Tungsten (W), Cerium (Ce), Aluminum (Al), Lithium (Li), Magnesium (Mg), Sodium (Na), CnCh (chromium oxide), CoO (cobalt oxide), Dysprosium (Dy), Dy 2 0 (dysprosium oxide), Erbium (Er), EnCh (Erbium oxide), Europium (Eu), EU2O3 (Europium oxide), Gadolinium (Gd), Gadolinium oxide (Gd 2 C)3). FeO and Fe 2 03 (Iron oxide), Neodymium (Nd), Nd 2 03 (Neodymium oxide), KO2 (potassium superoxide), praseodymium (Pr), Samarium (Sm), SrruCb (samarium oxide), Terbium (Tb), Tb 2 03 (Terbium oxide), Thulium (Tm), TrmCb (Thulium oxide), or V 2 03 (Vanadium oxide). In some embodiments, paramagnet 121 comprises dopants which include one or more of: Ce,

Cr, Mn, Nb, Mo, Tc, Re, Nd, Gd, Tb, Dy, Ho, Er, Tm, or Yb. In various embodiments, the magnet can be either a FM or a paramagnet.

[0052] Figs. 2A-B illustrate a three-dimensional (3D) view 200 and corresponding top view 220, respectively, of device having an out-of-plane magnetic tunnel junction (MTJ) stack coupled to a spin orbit coupling (SOC) interconnect, where the MTJ stack includes a free magnet layer much smaller than a length of the SOC interconnect.

[0053] Here, the stack of layers having magnetic juncti on 221 is coupled to an electrode 222 comprising spin Hall effect (SHE) or SOC material, where the SHE material converts charge current Iw (or write current) to spin polarized current Is. The device of Fig. 2A forms a three-terminal memory cell with SHE induced write mechanism and MTJ based read-out. The device of Fig. 2A comprises magnetic junction 221, SHE Interconnect or electrode 222, and non-magnetic metal(s) 223a/b. In one example, MTJ 221 comprises layers 22la, 22lb, and 22lc. In some embodiments, layers 22la and 22lc are ferromagnetic layers. In some embodiments, layer 22lb is a metal or a tunneling dielectric.

[0054] For example, when the magnetic junction is a spin valve, layer 22lb is metal or a metal oxide (e.g., a non-magnetic metal such as Al and/or its oxide) and when the magnetic junction is a tunneling junction, then layer 22lb is a dielectric (e.g. MgO, AlO, etc.). One or both ends along the horizontal direction of SHE Interconnect 222 is formed of non-magnetic metals 223a/b. Additional layers 22ld, 22le, 22lf, and 22lg can also be stacked on top of layer 22lc. In some embodiments, layer 22lg is a non-magnetic metal electrode.

[0055] So as not to obscure the various embodiments, the magnetic junction is described as a magnetic tunneling junction (MTJ). However, the embodiments are also applicable for spin valves. A wide combination of materials can be used for material stacking of magnetic j unction 221. For example, the stack of layers 22la, 22lb, 22lc, 22ld, 22le, 22lf, and 22lg are formed of materials which include: Co x Fe y B z , MgO, Co x Fe y B z , Ru, Co x Fe y B z , IrMn, and Ru, respectively, where‘x,’‘y,’ and‘z’ are fractions of elements in the alloys. Other materials may also be used to form MTJ 221. MTJ 221 stack comprises free magnetic layer 22la, tunneling oxide 22lb (e.g., MgO, Al 2 03), a fixed magnetic layer 22lc/d/e which is a combination of CoFe, Ru, and CoFe layers, respectively, referred to as Synthetic Anti-Ferromagnet (SAF), and an Anti-Ferromagnet (AFM) layer 22lf. The SAF layer has the property, that the magnetizations in the two CoFe layers are opposite, and allows for cancelling the dipole fields around the free magnetic layer such that a stray dipole field will not control the free magnetic layer.

[0056] In some embodiments, the free and fixed magnetic layers (22la and 22lc, respectively) are formed of CFGG (i.e., Cobalt (Co), Iron (Fe), Germanium (Ge), or Gallium (Ga) or a combination of them). In some embodiments, FM 22la/c are formed from Heusler alloys. Heusler alloys are ferromagnetic metal alloys based on a Heusler phase. Heusler phases are intermetallic with certain composition and face-centered cubic crystal structure. The ferromagnetic property of the Heusler alloys are a result of a double-exchange mechanism between neighboring magnetic ions.

[0057] In some embodiments, fixed magnet layer 22 lc is a magnet with perpendicular magnetic anisotropy (PMA). For example, fixed magnet structure 22 lc has a magnetization pointing along the z-direction and is perpendicular to the x-y plane of the device 200. In some embodiments, the magnet with PMA comprises a stack of materials, wherein the materials for the stack are selected from a group consisting of: Co and Pt; Co and Pd; Co and Ni; MgO, CoFeB, Ta, CoFeB, and MgO; MgO, CoFeB, W, CoFeB, and MgO; MgO, CoFeB, V, CoFeB, and MgO; MgO, CoFeB, Mo, CoFeB, and MgO; Mn x Ga y ; Materials with Llo symmetry; and materials with tetragonal crystal structure. In some embodiments, the magnet with PMA is formed of a single layer of one or more materials. In some embodiments, the single layer is formed of MnGa. In some embodiments, the Heusler alloy includes one of: Cu 2 MnAl, Cu 2 MnIn, Cu 2 MnSn, Ni 2 MnAl, Ni 2 MnIn, Ni 2 MnSn, Ni 2 MnSb, Ni 2 MnGa

Co 2 MnAl, Co 2 MnSi, Co 2 MnGa, Co 2 MnGe, Pd 2 MnAl, Pd 2 MnIn, Pd 2 MnSn, Pd 2 MnSb,

Co 2 FeSi, Co 2 FeAl, Fe 2 VAl, Mn 2 VGa, Co 2 FeGe, MnGa, or MnGaRu.

[0058] Llo is a crystallographic derivative structure of a FCC (face centered cubic lattice) structure and has two of the faces occupied by one type of atom and the comer and the other face occupied with the second type of atom. When phases with the Llo structure are ferromagnetic the magnetization vector usually is along the [0 0 1] axis of the crystal.

Examples of materials with Llo symmetry include CoPt and FePt. Examples of materials with tetragonal crystal structure and magnetic moment are Heusler alloys such as CoFeAl, MnGe, MnGeGa, and MnGa.

[0059] SHE Interconnect 222 (or the write electrode) includes 3D materials such as one or more of b-Tantalum (b-Ta), Ta, b-Tungsten (b-W), W, Pt, Copper (Cu) doped with elements such as Iridium, Bismuth and any of the elements of 3d, 4d, 5d and 4f, 5f periodic groups in the Periodic Table which may exhibit high spin orbit coupling. In some embodiments, SHE interconnect 222 comprises a spin orbit 2D material which includes one or more of: graphene, BiSe2, BiS?., BiSexTez-x, T1S2, WS2, M0S2, TiSe2, WSe2, MoSe2, B2S3, Sb 2 S 3 , Ta 2 S, Re 2 S7, LaCPS 2 , LaOAsS 2 , ScOBiS 2 , GaOBiS 2 , AIOB1S2, LaOSbS 2 , BiOBiS 2 , YOB1S2, InOBiS 2 , LaOBiSe 2 , TiOBiS 2 , CeOBiS 2 , PrOBiS 2 , NdOBiS 2 , LaOBiS 2 , or SrFBiS 2 . In some embodiments, the SHE interconnect 222 comprises spin orbit material which includes one of a 2D material or a 3D material, wherein the 3D material is thinner than the 2D material such as WS2, WSe2, WTe2, M0S2, MoSe2, MoTe2, PtSe2, PS2, B2S3, Sb2S 3 , and Ta 2 S. In some embodiments, the SHE interconnect 222 comprises a spin orbit material which includes materials that exhibit Rashba-Bychkov effect. In some embodiments, material which includes materials that exhibit Rashba-Bychkov effect comprises materials ROCh2, where‘R’ includes one or more of: La, Ce, Pr, Nd, Sr, Sc, Ga, Al, or In, and where“Ch” is a chalcogenide which includes one or more of: S, Se, or Te.

[0060] In some embodiments, SHE Interconnect 222 transitions into high

conductivity non-magnetic metal(s) 223a/b to reduce the resistance of SHE Interconnect 222. The non-magnetic metal(s) 223a/b include one or more of: Cu, Co, a-Ta, Al, CuSi, or NiSi.

[0061] In one case, the magnetization direction of fixed magnetic layer 22lc is perpendicular relative to the magnetization direction of free magnetic layer 22la (e.g., magnetization directions of the free and fixed magnetic layers are not parallel, rather they are orthogonal). For example, the magnetization direction of free magnetic layer 221 a is along the x-y plane of device 200 while the magnetization direction of fixed magnetic layer 22 lc is perpendicular to the x-y plane of device 200. In another case, magnetization direction of fixed magnetic layer 22 la is along the x-y plane of device 200 while the magnetization direction of free magnetic layer 221 c is perpendicular to the x-y plane of device 200.

[0062] The thickness of a ferromagnetic layer (e.g., fixed or free magnetic layer) may determine its equilibrium magnetization direction. For example, when the thickness of the ferromagnetic layer 22la/c is above a certain threshold (depending on the material of the magnet, e.g. approximately 1.5 nm for CoFe), then the ferromagnetic layer exhibits magnetization direction which is in-plane. Likewise, when the thickness of the ferromagnetic layer 22la/c is below a certain threshold (depending on the material of the magnet), then the ferromagnetic layer 22la/c exhibits magnetization direction which is perpendicular to the plane of the magnetic layer. [0063] Other factors may also determine the direction of magnetization. For example, factors such as surface anisotropy (depending on the adjacent layers or a multi-layer composition of the ferromagnetic layer) and/or crystalline anisotropy (depending on stress and the crystal lattice structure modification such as FCC (face centered cubic lattice), BCC (body centered cubic lattice), or Llo-type of crystals, where Llo is a type of crystal class which exhibits perpendicular magnetizations), can also determine the direction of magnetization.

[0064] In this example, the applied current I w is converted into spin current by SHE

Interconnect 222 (also referred to as the spin orbit coupling interconnect). This spin current switches the direction of magnetization of the free layer and thus changes the resistance of MTJ 221. However, to read out the state of MTJ 221, a sensing mechanism is needed to sense the resistance change.

[0065] The memory device of Fig. 2A further includes bit-line (BL) 202, first select device 201 (e.g., n-type transistor), word-lines (WL) 203 and 207, first select line 204, second select line 205, and second select device 206 (e.g., n-type transistor). The magnetic cell is written by applying a charge current via SHE Interconnect 222 through one of first or second select devices 201, 206. In some embodiments, one or more memory cells of an array are selected for writing by turning on one or more of the access devices 201/206 via word-lines 203/207. A pulse of current is then passed through the SHE interconnect 222 via one of select lines 204, 205.

[0066] The direction of the magnetic writing in free magnet layer 22 la is decided by the direction of the applied charge current. Positive currents (e.g., currents flowing in the +y direction) produce a spin injection current with transport direction (along the +z direction) and spins pointing to the +x direction. The injected spin current in turn produces spin torque to align the free magnet 22 la (coupled to the SHE layer 222 of SHE material) in the +x direction. Negative currents (e.g., currents flowing in the -y direction) produce a spin injection current with transport direction (along the +z direction) and spins pointing to the -x direction. The injected spin current in-tum produces spin torque to align the free magnet 22 la (coupled to the SHE material of layer 222) in the -x direction. In some embodiments, in materials with the opposite sign of the SHE/SOC effect, the directions of spin polarization and thus of the free layer magnetization alignment are reversed compared to the above.

[0067] Data stored in the memory device of Fig. 2A is read using the phenomena of

Tunnel Magneto Resistance (TMR). Depending on the magnetization of the free magnet 22 la relative to the fixed or reference magnet 22 lc, the magnetic junction exhibits high or low resistance. This resistance is sensed by the voltage and/or current on bit-line 202.

[0068] Fig. 3 illustrates cross-section 300 of the SOC interconnect 122 with electrons having their spins polarized in-plane and deflected up and down resulting from a flow of charge current. In this example, positive charge current represented by J c produces spin-front (e.g., in the +x direction) polarized current 301 and spin-back (e.g., in the -x direction) polarized current 302. The injected spin current l s generated by a charge current I c in the write electrode 222 is given by:

where, the vector of spin current I s = I f — / j, points in the direction of transferred magnetic moment and has the magnitude of the difference of currents with spin along and opposite to the spin polarization direction, z is the unit vector perpendicular to the interface, P S HE is the spin Hall injection efficiency which is the ratio of magnitude of transverse spin current to lateral charge current, w is the width of the magnet, t is the thickness of the SHE

Interconnect (or write electrode) 222, S f is the spin flip length in SHE Interconnect 222,

Q $HE is the spin Hall angle for SHE Interconnect 222 to free ferromagnetic layer interface. The injected spin angular momentum responsible for the spin torque given by:

S = h T s /2e . . . (2)

[0069] The generated spin up and down currents 301/302 (e.g., / s ) are described as a vector cross-product given by:

[0070] This spin-to-charge conversion is based on TMR which is highly limited in the signal strength generated. The TMR based spin-to-charge conversion has low efficiency (e.g., less than one).

[0071] Fig. 4A illustrates plot 420 showing write energy-delay conditions for one transistor and one MTJ with spin Hall effect (SHE) material compared to traditional MTJs. Fig. 4B illustrates plot 430 showing write energy-delay conditions for one transistor and one MTJ with spin Hall effect (SHE) material compared to traditional MTJs. Here, x-axis is energy per write operation in femto-Joules (f ) while the y-axis is delay in nano-seconds (ns).

[0072] In this example, the energy-delay trajectory of SHE and MTJ devices are compared for in-plane magnet switching as the applied write voltage is varied. The energy- delay relationship (for in-plane switching) can be written as:

where R write is the write resistance of the device (resistance of SHE electrode or resistance of MTJ-P or MTJ-AP, where MTJ-P is a MTJ with parallel magnetizations while MTJ-AP is an MTJ with anti-parallel magnetizations, m 0 is vacuum permeability, e is the electron charge. The equation shows that the energy at a given delay is directly proportional to the square of

MJ e

the Gilbert damping a. Here the characteristic time, t 0 varies as the spin

polarization varies for various SHE metal electrodes (e.g., 423, 424, 425). Plot 420 shows five curves 421, 422, 423, 424, and 425. Curves 421 and 422 show write energy-delay conditions using traditional MTJ devices without SHE material.

[0073] For example, curve 421 shows the write energy-delay condition caused by switching a magnet from anti-parallel (AP) to parallel (P) state, while curve 422 shows the write energy-delay condition caused by switching a magnet from P to AP state. Curves 422, 423, and 424 show write energy-delay conditions of an MTJ with SHE material. Clearly, write energy-delay conditions of an MTJ with SHE material is much lower than the write energy-delay conditions of an MTJ without SHE material. While the write energy-delay of an MTJ with SHE material improves over a traditional MTJ without SHE material, further improvement in write energy-delay is desired.

[0074] Fig. 4B illustrates plot 430 comparing reliable write times for spin Hall

MRAM and spin torque MRAM. There are three cases considered in plot 430. Waveform 431 is the write time for in-plane MTJ, waveform 432 is the write time for PMA MTJ, and waveform 433 is the write time for spin Hall MTJ. The cases considered here assume a 30 X 60 nm magnet with 40 kT energy barrier and 3.5 nm SHE electrode thicknesses. The energy- delay trajectories of the devices are obtained assuming a voltage sweep from 0 V to 0.7 V in accordance to voltage restrictions of scaled CMOS. The energy-delay trajectory of the SHE- MTJ devices exhibits broadly two operating regions A) Region 1 where the energy-delay

M Ve

product is approximately constant ( t ά < s // ¾ and Region 2 where the energy is

proportional to the delay t a > / j p The two regions are separated by energy

minima at t orί = where minimum switching energy is obtained for the spin

torque devices. [0075] The energy-delay trajectory of the STT-MTJ (spin transfer torque MTJ) devices is limited with a minimum delay of 1 ns for in-plane devices at 0.7 V maximum applied voltage, the switching energy for P-AP and AP-P are in the range of 1 pJ/write. In contrast, the energy-delay trajectory of SHE-MTJ (in-plane anisotropy) devices can enable switching times as low as 20 ps (b-W with 0.7 V, 20 fj/bit) or switching energy as small as 2 fl (b-W with 0.1 V, 1.5 ns switching time).

[0076] Figs. 5A-B illustrate a 3D view 500 and corresponding cross-section view

520, respectively, of a gated device having a magnetic junction with magnets having perpendicular magnetizations, and with reduced number of select transistors, according to some embodiments of the disclosure.

[0077] The device of Fig. 5A is similar to the device of Fig. 2A except that SOC interconnect 222 of Fig. 2A is replaced with interconnect 522 which provides a transistor-like switching or gating behavior. The magnetic junction is illustrated by reference sign 521 where the layers or structures under layer 22lb (e.g., dielectric or metal/metal-oxide) together form a structure comprising the free magnet of the junction. In various embodiments, interconnect 522 comprises a lattice or a super lattice (with multiple stacked layers) of a neutral and charged perovskite.

[0078] A perovskite has a cubic structure with general formula of ABCh. In this cubic structure,‘A’ represents A-site ion (e.g., alkaline earth or rare earth element) which is positioned on the comers of the lattice, Έ’ represents B-site ion (e.g., 3d, 4d, and 5d transition metal elements) on the center of the lattice, and oxide Ό’ within the lattice forming an angled cube. The periodic table shown in Fig. 7A has elements shaded with three different shades for choices for A, B, and O.

[0079] Referring back to Fig. 5A, in some embodiments, the neutral perovskite comprises a group 2 element and oxygen. In some embodiments, the charged perovskite comprises one of a group 3d, 4d, or 5d transition metal and oxygen. In some embodiments, the neutral perovskite comprises one or both of: Sr and O, or Ti and O. In some

embodiments, the charged perovskite comprises one or both of: Al and O, or La and O. In some embodiments, interconnect 522 comprises a super lattice of LAO (LaAlOs) and STO (SrTi03). This super lattice produces a high spin orbit coupling 2D electron gas. In some embodiments, LAO is an amorphous LAO which is coupled to an STO lattice. With reference to LAO and STO, LAO is the charged (e.g., positively charged) perovskite while STO is the neutral perovskite. However, other charged and neutral perovskites can be used as illustrated by the table of Fig. 7A. Both LAO and STO system exhibit high spin orbit effect. This is manifested in the band structures (not shown) as spin dependent conduction and valance bands. The fermi-structures are spin polarized, where the spin and the momentum are related via spin-orbit interaction. Here, momentum (motion) in the 2D electron gas is associated with a specific spin state and vice versa.

[0080] Referring back to Fig. 5A, the 2D electron gas from interconnect 522 has high spin-to-charge coupling and is also tunable, according to various embodiments. For example, when a voltage is applied to second source line (SL2) 505, the electron gas can be prevented from propagating to the magnetic junction stack. As such, the magnetization of the free magnet structure remains at its previous magnetization direction. This switch-like behavior (or transistor-like behavior) of interconnect 522 allows for reduction of transistors associated with the memory device or bit-cell because interconnect 522 can provide the switch-like function. For instance, transistor 202 of Fig. 2A is removed and the second source line 505 can be directly connected to interconnect 522 though metal contact 233b. By reducing the number of transistors per memory bit-cell, active area of silicon is freed up, which reduces power consumption and area.

[0081] In some embodiments, free magnet 22 la is replaced with a free magnet structure which allows for more efficient switching of the free magnet structure relative to a single free magnet 22 la. Here, efficiency switching refers to switching with less energy and faster switching. In some embodiments, the structure replacing free magnet 22 la comprises at least two free magnets 52laa and 52lac with a coupling layer 52lab between them, where one of the free magnet couples to (or is adjacent to) the electrode 522 while the other free magnet of the structure couples to or is adjacent to a dielectric (e.g., when the magnetic junction is an MTJ) or a metal or its oxide (e.g., when the magnetic junction is a spin valve). In some embodiments, the structure comprises a first free magnet 52 laa having perpendicular magnetization that can point substantially along the + z-axis or - z-axis according to an external field (e.g., spin torque, spin coupling, electric field); a coupling layer 52lab; and a second free magnet 52 lac having perpendicular magnetization that can point substantially along the + z-axis or - z-axis, where the plane of the device 500 is along the x-y plane. In various embodiments, the second free magnet 52lac is adjacent to layer 22lb (e.g., dielectric or metal/metal-oxide).

[0082] In some embodiments, the coupling layer 521 ab includes one or more of: Ru,

Os, Hs, Fe, or other transition metals from the platinum group of the periodic table. In some embodiments, magnets 52 laa, 52 lac, and 524 comprise CFGG. In some embodiments, magnets 52laa and 52lac comprise Heusler alloys. In some embodiments, the Heusler alloy includes one or more of Co, Cu, Fe, Ga, Ge, In, Mn, Al, In, Sb, Si, Sn, Ni, Pd, Ru, or V. In some embodiments, the Heusler alloy includes one of: Cu 2 MnAl, Cu 2 MnIn, Cu 2 MnSn, NiJVInAl, Ni 2 MnIn, Ni 2 MnSn, Ni 2 MnSb, Ni 2 MnGa Co 2 MnAl, Co 2 MnSi, Co 2 MnGa,

Co 2 MnGe, Pd 2 MnAl, Pd 2 MnIn, Pd 2 MnSn, Pd 2 MnSb, Co 2 FeSi, Co 2 FeAl, Fe 2 VAl, Mn 2 VGa, Co 2 FeGe, MnGa, or MnGaRu.

[0083] In some embodiments, magnets 52laa and 52 lac with PMA comprise a stack of materials, wherein the materials for the stack are selected from a group comprising: Co and Pt; Co and Pd; Co and Ni; MgO, CoFeB, Ta, CoFeB, and MgO; MgO, CoFeB, W, CoFeB, and MgO; MgO, CoFeB, V, CoFeB, and MgO; MgO, CoFeB, Mo, CoFeB, and MgO;

Mn x Ga y ; Materials with Llo symmetry; or materials with tetragonal crystal structure. In some embodiments, the magnet with PMA is formed of a single layer of one or more materials. In some embodiments, the single layer comprises Mn and Ga (e.g., MnGa).

[0084] While the embodiments of Figs. 5A-B are illustrated with reference to magnets having PMA magnetizations, the embodiments are also applicable to magnets having in-plane magnetizations (not shown). In one such embodiment, the free magnets 52laa and 52lac, and fixed magnet 22lc are in-plane magnets with in-plane magnetizations.

[0085] Figs. 6A-C illustrate cross-sections 600, 620, and 630, respectively, of a super lattice based interconnect, respectively, according to some embodiments of the disclosure. Cross-section 600 illustrates a version of interconnect 522 that comprises a super lattice of charged and neutral perovskites. For purposes of describing various embodiments, the charged perovskite is considered to be LAO and the neutral perovskite is considered to be STO. However, other embodiments may use different charged and neutral perovskites as listed with reference to Fig. 7.

[0086] Referring back to Fig. 6A, the super lattice comprises LAO 601 and STO 602.

In some embodiments, LAO 601 comprises alternate layers or matched crystals of AIO2 601 a and LaO 60lb. In some embodiments, STO 602 comprises alternate layers or matched crystals of T1O2 602a and SrO 602b. In some embodiments, layer 60la is adjacent to the free magnet of the magnetic junction 531 or 221. In some embodiments, the order of lattices of the super lattice stack can be reversed. For example, STO 602 is adjacent to the free magnet of the magnetic junction 531/221 while LAO 601 is formed under STO 602. While the embodiment of Fig. 6A illustrates one lattice of LAO followed by one lattice of STO, multiple such lattices can be stacked. In some embodiments, the thickness of the entire lattice along the z-direction is about 6 nm. In some embodiments, the individual lattice layers are 2 to 5 atomic layers thick in the z-direction. In some embodiments, the thickness of the individual lattice layers is between 1 Angstrom (A) and 3 A in the z-direction. For example, the thickness of layer 60la along the z-direction is 1A to 3A in thickness.

[0087] Referring now to Fig. 6B, compared to the super lattice of Fig. 6A, here the super lattice of LAO 621 comprises one layer AIO2 60la and one layer of LaO 60lb, and the super lattice of STO 622 comprises one layer of T1O2 602a and one layer of SrO 602b. In some embodiments, the lattices of 621 and 622 are repeated several times (e.g., 2 to 10 times). In some embodiments, layer 62la is adjacent to the free magnet of the magnetic junction 531 or 221. In some embodiments, the order of lattices of the super lattice stack can be reversed. For example, STO 622 is adjacent to the free magnet of the magnetic junction 531/221 while LAO 621 is formed under STO 602. In some embodiments, the thickness of the entire lattice is about 6 nm.

[0088] Referring now to Fig. 6C, compared to the super lattice of Fig. 6B, here the super lattice comprises an amorphous lattice of a charged perovskite (e.g., LaAlOs) 631 and a lattice of neutral perovskite (e.g., STO) 632. In some embodiments, the lattices 631 and 632 are repeated multiple times (e.g., 2 to 10 times). In some embodiments, lattice 631 is adjacent to the free magnet of the magnetic junction 531 or 221. In some embodiments, the order of lattices of the super lattice stack can be reversed. For example, STO 632 is adjacent to the free magnet of the magnetic junction 531/221 while the amorphous lattice of a charged perovskite is formed under STO 602. In some embodiments, the thickness of the entire lattice is about 6 nm.

[0089] Fig. 7A illustrates a general perovskite structure 700. A perovskite has a cubic structure with general formula of ABO3. In this cubic structure,‘A’ represents A-site ion (e.g., alkaline earth or rare earth element) which is positioned on the comers of the lattice, ‘B’ represents B-site ion (e.g., 3d, 4d, and 5d transition metal elements) on the center of the lattice, and oxide O’ within the lattice forming an angled cube. The periodic table shown in Fig. 7A has elements shaded with three different shades for choices for A, B, and O.

[0090] Figs. 7B-D illustrate an interface 720 of one of the interconnects of Figs. 6A-

B, 3D view 730 of a charged perovskite 725, and 3D view 740 of a neutral perovskite 740, respectively, according to some embodiments of the disclosure.

[0091] Fig. 8A illustrates cross-section 800 of a device having a magnetic junction with magnets having perpendicular magnetizations, where a free magnet structure of the magnetic junction comprises a stack of magnets with perpendicular magnetizations, which is adjacent to the interconnect comprising perovskites, according to some embodiments of the disclosure. The magnetic junction is illustrated by reference sign 821 where the layers under layer 22lb (e.g., dielectric or metal/metal-oxide) together form the structure comprising the free magnet of the junction. The device of Fig. 8A is similar to the device of Fig. 5B except that the free magnets 52laa and 52lac are replaced with composite magnets 82laa and 821 ac, respectively, having multiple layers.

[0092] In some embodiments, the composite stack of multi-layer free magnet 821 aa includes‘n’ layers of first material and second material. For example, the composite stack comprises layers 82laai- n and 82labi- n stacked in an alternating manner, where‘n’ has a range of 1 to 10. In some embodiments, the first material includes one of: Co, Ni, Fe, or Heusler alloy. In some embodiments, the second material includes one of: Pt, Pd, Ir, Ru, or Ni. In some embodiments, the Heusler alloy includes one or more of Co, Cu, Fe, Ga, Ge, In, Mn, Al, In, Sb, Si, Sn, Ni, Pd, Ru, or V. In some embodiments, the Heusler alloy includes one of: Cu 2 MnAl, Cu 2 MnIn, Cu 2 MnSn, Ni 2 MnAl, Ni 2 MnIn, Ni 2 MnSn, Ni 2 MnSb, Ni 2 MnGa Co 2 MnAl, Co 2 MnSi, Co 2 MnGa, Co 2 MnGe, Pd 2 MnAl, Pd 2 MnIn, Pd 2 MnSn, Pd 2 MnSb, Co 2 FeSi, Co 2 FeAl, Fe 2 VAl, Mn 2 VGa, Co 2 FeGe, MnGa, or MnGaRu. In some embodiments, the first material has a thickness tl in a range of 0.6 nm to 2 nm. In some embodiments, the second material has a thickness t2 in a range of 0.1 nm to 3 nm. While the embodiments here show first material being at the bottom followed by the second material, the order can be reversed without changing the technical effect.

[0093] In some embodiments, composite stack of multi-layer free magnet 82lbb includes‘n’ layers of first material and second material. For example, the composite stack comprises layers 82laai- n and 82labi- n stacked in an alternating manner, where‘n’ has a range of 1 to 10. In some embodiments, the first material includes one of: Co, Ni, Fe, or Heusler alloy. In some embodiments, the second material includes one of: Pt, Pd, Ir, Ru, or Ni. In some embodiments, the Heusler alloy includes one or more of Co, Cu, Fe, Ga, Ge, In, Mn, Al, In, Sb, Si, Sn, Ni, Pd, Ru, or V. In some embodiments, the Heusler alloy includes one of: Cu 2 MnAl, Cu 2 MnIn, Cu 2 MnSn, Ni 2 MnAl, Ni 2 MnIn, Ni 2 MnSn, Ni 2 MnSb, Ni 2 MnGa Co 2 MnAl, Co 2 MnSi, Co 2 MnGa, Co 2 MnGe, Pd 2 MnAl, Pd 2 MnIn, Pd 2 MnSn, Pd 2 MnSb, Co 2 FeSi, Co 2 FeAl, Fe 2 VAl, Mn 2 VGa, Co 2 FeGe, MnGa, or MnGaRu. In some embodiments, the first material has a thickness tl in a range of 0.6 nm to 2 nm. In some embodiments, the second material has a thickness t2 in a range of 0.1 nm to 3 nm. While the embodiments here show first material being at the bottom followed by the second material, the order can be reversed without changing the technical effect.

[0094] Fig. 8B illustrates cross-section 830 of a device having a magnetic junction with magnets having perpendicular magnetizations, where a free magnet structure and a fixed magnet structure of the magnetic junction comprises a stack of magnets with perpendicular magnetizations, which is adjacent to the interconnect comprising perovskites, according to some embodiments of the disclosure. Here, fixed magnet 221 c of Fig. 8A is replaced with a composite stack 82lcc. As such the magnetic junction is labeled as 831.

[0095] In some embodiments, composite stack of multi-layer fixed magnet 821 cc (or composite stack 82lcc) includes‘n’ layers of first material and second material. For example, the composite stack comprises layers 82laai- n and 82labi- n stacked in an alternating manner, where‘n’ has a range of 1 to 10. In some embodiments, the first material includes one of: Co, Ni, Fe, or Heusler alloy. In some embodiments, the second material includes one of: Pt, Pd, Ir, Ru, or Ni. In some embodiments, the Heusler alloy includes one or more of Co, Cu, Fe, Ga, Ge, In, Mn, Al, In, Sb, Si, Sn, Ni, Pd, Ru, or V. In some embodiments, the Heusler alloy includes one of: Cu 2 MnAl, Cu 2 MnIn, Cu 2 MnSn, NfiMnAl, Ni 2 MnIn, NfiMnSn, Ni 2 MnSb, Ni 2 MnGa Co 2 MnAl, Co 2 MnSi, Co 2 MnGa, Co 2 MnGe, Pd 2 MnAl, Pd 2 MnIn, Pd 2 MnSn, Pd 2 MnSb, Co 2 FeSi, Co 2 FeAl, Fe 2 VAl, Mn 2 VGa, Co 2 FeGe, MnGa, or MnGaRu. In some embodiments, the first material has a thickness t3 in a range of 0.6 nm to 2 nm. In some embodiments, the second material has a thickness t4 in a range of 0.1 nm to 3 nm.

While the embodiments here show first material being at the bottom followed by the second material, the order can be reversed without changing the technical effect.

[0096] Fig. 8C illustrates a cross-section 850 of a device having a magnetic junction with magnets having perpendicular magnetizations, where a fixed magnet structure and one of the free magnets of a free magnet structure of the magnetic junction comprises a stack of magnets with perpendicular magnetizations, which is adjacent to the interconnect comprising perovskites, according to some embodiments of the disclosure. Here, free magnet 82lbb of Fig. 8C is replaced with a non-composite free magnet 521 ac. As such the magnetic junction is labeled as 851.

[0097] Fig. 8D illustrates a cross-section 860 of a device having a magnetic junction with magnets having perpendicular magnetizations, where a fixed magnet structure of the magnetic junction comprises a stack of magnets with perpendicular magnetizations, which is adjacent to the interconnect comprising perovskites, according to some embodiments of the disclosure. Here, free magnet 82laa of Fig. 8D is replaced with a non-composite free magnet 52laa. As such the magnetic junction is labeled as 861.

[0098] Fig. 8E illustrates a cross-section 870 of a device having a magnetic junction with magnets having perpendicular magnetizations, where a fixed magnet structure and one of the free magnets of a free magnet structure of the magnetic junction comprises a stack of magnets with perpendicular magnetizations, which is adjacent to the interconnect comprising perovskites, according to some embodiments of the disclosure. Here, free magnet 82laa of Fig. 8B is replaced with a non-composite free magnet 521 aa. As such the magnetic junction is labeled as 871.

[0099] The embodiments of Figs. 5-8 can be mixed in any order. For example, the free magnet structure with free magnets and coupling layer can be replaced with a single magnet with free magnetization, perpendicular magnets can be replaced with in-plane magnets, etc. In some embodiments, the magnets (free and/or fixed) can also be

paramagnets. In some embodiments, the interconnect 522 can be formed of a super-lattice according to any one of lattices of Figs. 6A-C or a combination of them.

[00100] Fig. 9A illustrates plot 900 showing spin polarization capturing switching of a free magnet structure which is adjacent to the interconnect comprising perovskites, according to some embodiments of the disclosure. Fig. 9B illustrates a magnetization plot 920 associated with Fig. 9A, according to some embodiments of the disclosure. Plot 900 shows switching of the spin orbit torque device with PMA. Here, waveforms 901, 902, and 903 represent the magnetization projections on the x, y, and z axes, respectively. The magnet starts with z-magnetization of -1. Positive spin orbit torque (SOT) is applied from 5 ns (nanoseconds) to 50 ns. It leads to switching the z-magnetization to 1. Then, a negative spin orbit torque is applied between 120 ns and 160 ns. It leads to switching the z-magnetization to 1. This illustrates change of magnetization in response to write charge current of certain polarity.

[00101] Fig. 9C illustrates plot 930 showing spin polarization capturing switching of the free magnet structure which is adjacent to the interconnect comprising perovskites, according to some embodiments of the disclosure. Fig. 9D illustrates a magnetization plot 940 associated with Fig. 9C, according to some embodiments of the disclosure. Here, waveforms 931, 932, and 933 represent the magnetization projections on x, y, and z axes, respectively. The difference from the case of Fig. 9C is that negative spin orbit torque (SOT) is applied from 5 ns to 50 ns. As a result, the z-magnetization remains close to -1. This illustrates the persistence of magnetization in response to write charge current of opposite polarity.

[00102] Fig. 10 illustrates cross-section 1000 of a die layout having any of the devices of Figs. 5-8 formed in metal 3 (M3) and metal 2 (M2) layer regions, according to some embodiments of the disclosure. Cross-section 1000 illustrates an active region having a transistor MN comprising diffusion region 1001, a gate terminal 1002, drain terminal 1004, and source terminal 1003. The source terminal 1003 is coupled to first SL1 (source line) via poly or via, where the SL1 is formed on Metal 0 (M0). In some embodiments, the drain terminal 1004 is coupled to MOa (also metal 0) through via 1005. The drain terminal 1004 is coupled to electrode 522/1022 through Via 0-1 (e.g., via connecting metal 0 to metal 1 layers), metal 1 (Ml), Via 1-2 (e.g., via connecting metal 1 to metal 2 layers), and Metal 2 (M2).

[00103] In some embodiments, the magnetic junction (e.g., MTJ 1021 or spin valve) is formed in the metal 3 (M3) region. Here, MTJ 1021 (or spin valve) can be according to any one of MTJs described with reference to Figs. 5-8 coupled to interconnect 1022/522 that provide gated memory behavior. Referring back to Fig. 10, in some embodiments, the perpendicular free magnet layer of the magnetic junction (MTJ 1021 or spin valve) couples to electrode 1022 (e.g., electrode 522). In some embodiments, the fixed magnet layer of magnetic junction couples to the bit-line (BL) via electrode 1022/522 through Via 3-4 (e.g., via connecting metal 4 region to metal 4 (M4)). In this example, the bit-line is formed on M4.

[00104] In some embodiments, an n-type transistor MN is formed in the frontend of the die while the electrode 1022 is located in the backend of the die. Here, the term “backend” generally refers to a section of a die which is opposite of a“frontend” and where an IC (integrated circuit) package couples to IC die bumps. For example, high level metal layers (e.g., metal layer 6 and above in a ten-metal stack die) and corresponding vias that are closer to a die package are considered part of the backend of the die. Conversely, the term “frontend” generally refers to a section of the die that includes the active region (e.g., where transistors are fabricated) and low-level metal layers and corresponding vias that are closer to the active region (e.g., metal layer 5 and below in the ten-metal stack die example). In some embodiments, electrode 1022 is located in the backend metal layers or via layers for example in Via 3. In some embodiments, the electrical connectivity to the device is obtained in layers M0 and M4 or Ml and M5 or any set of two parallel interconnects.

[00105] In various embodiments, the transistor-like behavior provided by electrode 1022/522 eliminates one or more transistors associated with a memory cell. This reduces the silicon footprint of the IC and also reduces power. In one such embodiment, first source-line SL1 is coupled to interconnect 1022 via transistor MN, while the second source-line SL2 is directly connected to interconnect 1022. In this example, the function of transistor 206 of Fig. 2A is performed by interconnect 1022/522. [00106] Fig. 11 illustrates cross-section 1100 of a die layout having any of the devices of Figs. 5-8 formed in metal 2 (M2) and metal 1 (Ml) layer regions, according to some embodiments of the disclosure. Compared to Fig. 10, here the magnetic junction (e.g., MTJ 1021 or spin valve) is formed in the metal 2 region and/or Via 1-2 region. In some embodiments, electrode 1022 which provides a switch-like behavior is formed in the metal 1 region.

[00107] Fig. 12 illustrates plot 1200 showing an improvement in energy-delay product using any of the device(s) of Figs. 5-8 compared to the device of Fig. 2A, in accordance with some embodiments of the disclosure. Here, the x-axis is Write Energy (in fj) and the y-axis is Delay (in ns). Here, two the energy-delay trajectories are compared as write voltage is varied— 1201 which is the energy-delay trajectory of device 200, and 1202 is the energy delay trajectory of device(s) of Figs. 5-8. Plot 1200 illustrates that device(s) of Figs. 5-8 provide a shorter (i.e., improved) energy-delay product than device 200.

[00108] Fig. 13 illustrates flowchart 1300 of a method for forming a device of Figs. 5- 8, in accordance with some embodiments. While the following blocks (or process operations) in the flowchart are arranged in a certain order, the order can be changed. In some embodiments, some blocks can be executed in parallel.

[00109] At block 1301, a first structure is formed comprising a magnet with unfixed perpendicular magnetic anisotropy (PMA), wherein the first structure has an anisotropy axis perpendicular to a plane of a device. At block 1302, a second structure is formed comprising one of a dielectric or metal. At block 1303, a third structure is formed. In some

embodiments, the method of forming the third structure comprises forming a magnet with fixed PMA, wherein the third structure has an anisotropy axis perpendicular to the plane of the device, and wherein the third structure is adjacent to the second structure such that the second structure is between the first and third structures. The first, second, and third structures are part of a stack of structures of a magnetic junction.

[00110] At block 1304, an interconnect is formed adjacent to the first structure of the magnetic junction, wherein the interconnect comprises a super lattice of a neutral and charged perovskite. In some embodiments, the neutral perovskite comprises a group 2 element and oxygen, and wherein the charged perovskite comprises one of a group 3d, 4d, or 5d transition metal and oxygen. In some embodiments, the neutral perovskite comprises one or both of: Sr and O, or Ti and O.

[00111] In some embodiments, the method comprises forming a second device controllable by a word-line, wherein the forming the second device includes forming a source and drain, wherein one of the source or drain is coupled to the interconnect, and wherein one of the drain or source is coupled to a select line. In some embodiments, the method comprises coupling the interconnect to a second select line. In some embodiments, the method comprises forming a bit-line; and coupling the bit-line to the magnetic junction. In some embodiments, the method of forming the magnetic junction comprises: forming a fourth structure between the first and second structures, wherein the fourth structure includes one or more of: Ru, Os, Hs, or Fe. In some embodiments, the method of forming the magnetic junction comprises forming a fifth structure between the second and third structures, wherein the sixth structure includes one or more of: Ru, Os, Hs, or Fe. In some embodiments, the method comprises forming the first and/or third structures comprises forming a stack including a first material and a second material different from the first material.

[00112] In some embodiments, the first material includes one of: Co, Ni, Fe, or Heusler alloy. In some embodiments, the Heusler alloy includes one or more of Co, Cu, Fe, Ga, Ge, In, Mn, Al, In, Sb, Si, Sn, Ni, Pd, Ru, or V. In some embodiments, the second material includes one of: Pt, Pd, Ir, Ru, or Ni. In some embodiments, the first material has a thickness in a range of 0.6 nm to 2 nm, and wherein the second material has a thickness in a range of 0.1 nm to 3 nm. In some embodiments, the method of forming the first and/or the third structures comprises a forming super lattice including a first material and a second material, wherein the first material includes one of: Co, Ni, Fe, or Heusler alloy, and wherein the second material includes one of: Pt, Pd, Ir, Ru, or Ni.

[00113] In some embodiments, the method of forming the first and/or third structures comprises forming a stack of three materials including a first material adjacent to the interconnect, a second material adjacent to the first material but not in contact with the interconnect, and third material adjacent to the second material and the second structure, wherein the first material includes one or more of: Co, Ni, Fe, or Heusler alloy, wherein the second material comprises Ru; and wherein the third material includes one or more of Co, Ni, Fe, or Heusler alloy. In some embodiments, the magnetic junction is one of a spin valve or a magnetic tunneling junction (MTJ). In some embodiments, the magnet of the first structure is a paramagnet which includes one or more of: Pt, Pd, W, Ce, Al, Li, Mg, Na, Cr, Co, Dy, O, Er, Eu, Eu, Gd, Fe, Nd, K, Pr, Sm, Tb, Tm, or V. In some embodiments, the magnet of the first structure is a paramagnet which comprises dopants which include one or more of: Ce,

Cr, Mn, Nb, Mo, Tc, Re, Nd, Gd, Tb, Dy, Ho, Er, Tm, or Yb. In some embodiments, the dielectric comprises: Mg and O. [00114] Fig. 14 illustrates a smart device or a computer system or a SoC (System-on- Chip) 1600 with a magnetic junction based memory having the interconnect comprising perovskites, according to some embodiments of the disclosure. For purposes of the embodiments, the transistors in various circuits and logic blocks described here are metal oxide semiconductor (MOS) transistors or their derivatives, where the MOS transistors include drain, source, gate, and bulk terminals. The transistors and/or the MOS transistor derivatives also include Tri-Gate and FinFET transistors, Gate All Around Cylindrical Transistors, Tunneling FET (TFET), Square Wire, or Rectangular Ribbon Transistors, ferroelectric FET (FeFETs), or other devices implementing transistor functionality like carbon nanotubes or spintronic devices. MOSFET symmetrical source and drain terminals i.e., are identical terminals and are interchangeably used here. A TFET device, on the other hand, has asymmetric Source and Drain terminals. Those skilled in the art will appreciate that other transistors, for example, Bi-polar junction transistors (BJT PNP/NPN), BiCMOS, CMOS, etc., may be used without departing from the scope of the disclosure.

[00115] Fig. 14 illustrates a block diagram of an embodiment of a mobile device in which flat surface interface connectors could be used. In some embodiments, computing device 1600 represents a mobile computing device, such as a computing tablet, a mobile phone or smart-phone, a wireless-enabled e-reader, or other wireless mobile device. It will be understood that certain components are shown generally, and not all components of such a device are shown in computing device 1600.

[00116] In some embodiments, computing device 1600 includes first processor 1610 with a magnetic junction based memory having the interconnect comprising perovskites (e.g., one or more devices of any one of devices of Figs. 5-8), according to some embodiments discussed. Other blocks of the computing device 1600 may also include a magnetic junction based memory having the interconnect comprising perovskites (e.g., one or more devices of any one of devices of Figs. 5-8), according to some embodiments. The various embodiments of the present disclosure may also comprise a network interface within 1670 such as a wireless interface so that a system embodiment may be incorporated into a wireless device, for example, cell phone or personal digital assistant.

[00117] In some embodiments, processor 1610 (and/or processor 1690) can include one or more physical devices, such as microprocessors, application processors,

microcontrollers, programmable logic devices, or other processing means. The processing operations performed by processor 1610 include the execution of an operating platform or operating system on which applications and/or device functions are executed. The processing operations include operations related to I/O (input/output) with a human user or with other devices, operations related to power management, and/or operations related to connecting the computing device 1600 to another device. The processing operations may also include operations related to audio I/O and/or display I/O.

[00118] In some embodiments, computing device 1600 includes audio subsystem 1620, which represents hardware (e.g., audio hardware and audio circuits) and software (e.g., drivers, codecs) components associated with providing audio functions to the computing device. Audio functions can include speaker and/or headphone output, as well as microphone input. Devices for such functions can be integrated into computing device 1600, or connected to the computing device 1600. In one embodiment, a user interacts with the computing device 1600 by providing audio commands that are received and processed by processor 1610.

[00119] In some embodiments, computing device 1600 comprises display subsystem 1630. Display subsystem 1630 represents hardware (e.g., display devices) and software (e.g., drivers) components that provide a visual and/or tactile display for a user to interact with the computing device 1600. Display subsystem 1630 includes display interface 1632, which includes the particular screen or hardware device used to provide a display to a user. In one embodiment, display interface 1632 includes logic separate from processor 1610 to perform at least some processing related to the display. In one embodiment, display subsystem 1630 includes a touch screen (or touch pad) device that provides both output and input to a user.

[00120] In some embodiments, computing device 1600 comprises I/O controller 1640. I/O controller 1640 represents hardware devices and software components related to interaction with a user. I/O controller 1640 is operable to manage hardware that is part of audio subsystem 1620 and/or display subsystem 1630. Additionally, I/O controller 1640 illustrates a connection point for additional devices that connect to computing device 1600 through which a user might interact with the system. For example, devices that can be attached to the computing device 1600 might include microphone devices, speaker or stereo systems, video systems or other display devices, keyboard or keypad devices, or other I/O devices for use with specific applications such as card readers or other devices.

[00121] As mentioned above, I/O controller 1640 can interact with audio subsystem 1620 and/or display subsystem 1630. For example, input through a microphone or other audio device can provide input or commands for one or more applications or functions of the computing device 1600. Additionally, audio output can be provided instead of, or in addition to display output. In another example, if display subsystem 1630 includes a touch screen, the display device also acts as an input device, which can be at least partially managed by I/O controller 1640. There can also be additional buttons or switches on the computing device 1600 to provide I/O functions managed by I/O controller 1640.

[00122] In some embodiments, I/O controller 1640 manages devices such as accelerometers, cameras, light sensors or other environmental sensors, or other hardware that can be included in the computing device 1600. The input can be part of direct user interaction, as well as providing environmental input to the system to influence its operations (such as filtering for noise, adjusting displays for brightness detection, applying a flash for a camera, or other features).

[00123] In some embodiments, computing device 1600 includes power management 1650 that manages battery power usage, charging of the battery, and features related to power saving operation. Memory subsystem 1660 includes memory devices for storing information in computing device 1600. Memory can include nonvolatile (state does not change if power to the memory device is interrupted) and/or volatile (state is indeterminate if power to the memory device is interrupted) memory devices. Memory subsystem 1660 can store application data, user data, music, photos, documents, or other data, as well as system data (whether long-term or temporary) related to the execution of the applications and functions of the computing device 1600.

[00124] Elements of embodiments are also provided as a machine-readable medium (e.g., memory 1660) for storing the computer-executable instructions (e.g., instructions to implement any other processes discussed herein). The machine-readable medium (e.g., memory 1660) may include, but is not limited to, flash memory, optical disks, CD-ROMs, DVD ROMs, RAMs, EPROMs, EEPROMs, magnetic or optical cards, phase change memory (PCM), or other types of machine-readable media suitable for storing electronic or computer- executable instructions. For example, embodiments of the disclosure may be downloaded as a computer program (e.g., BIOS) which may be transferred from a remote computer (e.g., a server) to a requesting computer (e.g., a client) by way of data signals via a communication link (e.g., a modem or network connection).

[00125] In some embodiments, computing device 1600 comprises connectivity 1670. Connectivity 1670 includes hardware devices (e.g., wireless and/or wired connectors and communication hardware) and software components (e.g., drivers, protocol stacks) to enable the computing device 1600 to communicate with external devices. The computing device 1600 could be separate devices, such as other computing devices, wireless access points or base stations, as well as peripherals such as headsets, printers, or other devices. [00126] Connectivity 1670 can include multiple different types of connectivity. To generalize, the computing device 1600 is illustrated with cellular connectivity 1672 and wireless connectivity 1674. Cellular connectivity 1672 refers generally to cellular network connectivity provided by wireless carriers, such as provided via GSM (global system for mobile communications) or variations or derivatives, CDMA (code division multiple access) or variations or derivatives, TDM (time division multiplexing) or variations or derivatives, or other cellular service standards. Wireless connectivity (or wireless interface) 1674 refers to wireless connectivity that is not cellular, and can include personal area networks (such as Bluetooth, Near Field, etc.), local area networks (such as Wi-Fi), and/or wide area networks (such as WiMax), or other wireless communication.

[00127] In some embodiments, computing device 1600 comprises peripheral connections 1680. Peripheral connections 1680 include hardware interfaces and connectors, as well as software components (e.g., drivers, protocol stacks) to make peripheral connections. It will be understood that the computing device 1600 could both be a peripheral device ("to" 1682) to other computing devices, as well as have peripheral devices ("from" 1684) connected to it. The computing device 1600 commonly has a "docking" connector to connect to other computing devices for purposes such as managing (e.g., downloading and/or uploading, changing, synchronizing) content on computing device 1600. Additionally, a docking connector can allow computing device 1600 to connect to certain peripherals that allow the computing device 1600 to control content output, for example, to audiovisual or other systems.

[00128] In addition to a proprietary docking connector or other proprietary connection hardware, the computing device 1600 can make peripheral connections 1680 via common or standards-based connectors. Common types can include a Universal Serial Bus (USB) connector (which can include any of a number of different hardware interfaces), DisplayPort including MiniDisplayPort (MDP), High Definition Multimedia Interface (HDMI), Firewire, or other types.

[00129] Reference in the specification to "an embodiment," "one embodiment," "some embodiments," or "other embodiments" means that a particular feature, structure, or characteristic described in connection with the embodiments is included in at least some embodiments, but not necessarily all embodiments. The various appearances of "an embodiment," "one embodiment," or "some embodiments" are not necessarily all referring to the same embodiments. If the specification states a component, feature, structure, or characteristic "may," "might," or "could" be included, that particular component, feature, structure, or characteristic is not required to be included. If the specification or claim refers to "a" or "an" element, that does not mean there is only one of the elements. If the specification or claims refer to "an additional" element, that does not preclude there being more than one of the additional element.

[00130] Furthermore, the particular features, structures, functions, or characteristics may be combined in any suitable manner in one or more embodiments. For example, a first embodiment may be combined with a second embodiment anywhere the particular features, structures, functions, or characteristics associated with the two embodiments are not mutually exclusive.

[00131] While the disclosure has been described in conjunction with specific embodiments thereof, many alternatives, modifications and variations of such embodiments will be apparent to those of ordinary skill in the art in light of the foregoing description. The embodiments of the disclosure are intended to embrace all such alternatives, modifications, and variations as to fall within the broad scope of the appended claims.

[00132] In addition, well known power/ground connections to integrated circuit (IC) chips and other components may or may not be shown within the presented figures, for simplicity of illustration and discussion, and so as not to obscure the disclosure. Further, arrangements may be shown in block diagram form in order to avoid obscuring the disclosure, and also in view of the fact that specifics with respect to implementation of such block diagram arrangements are highly dependent upon the platform within which the present disclosure is to be implemented (i.e., such specifics should be well within purview of one skilled in the art). Where specific details (e.g., circuits) are set forth in order to describe example embodiments of the disclosure, it should be apparent to one skilled in the art that the disclosure can be practiced without, or with variation of, these specific details. The description is thus to be regarded as illustrative instead of limiting.

[00133] The following examples pertain to further embodiments. Specifics in the examples may be used anywhere in one or more embodiments. All optional features of the apparatus described herein may also be implemented with respect to a method or process.

[00134] Example 1. An apparatus comprising: a magnetic junction including: a stack of structures including: a first structure comprising a magnet with unfixed perpendicular magnetic anisotropy (PMA) relative to a plane of a device; a second structure comprising one of a dielectric or metal; and a third structure comprising a magnet with fixed PMA relative to the plane of the device, and wherein the third structure is adjacent to the second structure such that the second structure is between the first and third structures; and an interconnect adjacent to the first structure of the magnetic junction, wherein the interconnect comprises a super lattice of a neutral perovskite and a charged perovskite.

[00135] Example 2. The apparatus of example 1 comprises a second device controllable by a word-line, wherein the second device includes a source and drain, wherein one of the source or drain is coupled to the interconnect, and wherein one of the drain or source is coupled to a select line.

[00136] Example 3. The apparatus of example 2, wherein the interconnect is coupled to a second select line.

[00137] Example 4. The apparatus of example 1 comprises a bit-line coupled to the magnetic junction.

[00138] Example 5. The apparatus of example 1, wherein the neutral perovskite comprises a group 2 element and oxygen, and wherein the charged perovskite comprises one of a group 3d, 4d, or 5d transition metal and oxygen.

[00139] Example 6. The apparatus of example 1, wherein the neutral perovskite comprises one or both of: Sr and O; or Ti and O.

[00140] Example 7. The apparatus of example 1, wherein the charged perovskite comprises one or both of: Al and O; or La and O.

[00141] Example 8. The apparatus of example 1, wherein the magnetic junction comprises: a fourth structure between the first and second structures, wherein the fourth structure includes one or more of: Ru, Os, Hs, or Fe.

[00142] Example 9. The apparatus of example 1, wherein the magnetic junction comprises a fifth structure between the second and third structures, and wherein the sixth structure includes one or more of: Ru, Os, Hs, or Fe.

[00143] Example 10. The apparatus of example 1, wherein the first and/or third structures comprises a stack including a first material and a second material different from the first material.

[00144] Example 11. The apparatus of example 10, wherein the first material includes one of: Co, Ni, Fe, or Heusler alloy.

[00145] Example 12. The apparatus of example 11 wherein the Heusler alloy includes one or more of Co, Cu, Fe, Ga, Ge, In, Mn, Al, In, Sb, Si, Sn, Ni, Pd, Ru, or V.

[00146] Example 13. The apparatus of example 10, wherein the second material includes one of: Pt, Pd, Ir, Ru, or Ni. [00147] Example 14. The apparatus of example 10, wherein the first material has a thickness in a range of 0.6 nm to 2 nm, and wherein the second material has a thickness in a range of 0.1 nm to 3 nm.

[00148] Example 15. The apparatus of example 1, wherein the first and/or the third structures comprises a super lattice including a first material and a second material, wherein the first material includes one of: Co, Ni, Fe, or Heusler alloy, and wherein the second material includes one of: Pt, Pd, Ir, Ru, or Ni.

[00149] Example 16. The apparatus of example 1, wherein the first and/or third structures comprises a stack of three materials including a first material adjacent to the interconnect, a second material adjacent to the first material but not in contact with the interconnect, and third material adjacent to the second material and the second structure, wherein the first material includes one or more of: Co, Ni, Fe, or Heusler alloy, wherein the second material comprises Ru; and wherein the third material includes one or more of Co, Ni, Fe, or Heusler alloy.

[00150] Example 17. The apparatus according to any one of preceding examples, wherein the magnetic junction is one of a spin valve or a magnetic tunneling junction (MTJ).

[00151] Example 18. The apparatus according to any one of preceding examples, wherein the magnet of the first structure is a paramagnet which includes one or more of: Pt, Pd, W, Ce, Al, Li, Mg, Na, Cr, Co, Dy, O, Er, Eu, Eu, Gd, Fe, Nd, K, Pr, Sm, Tb, Tm, or V.

[00152] Example 19. The apparatus according to any one of preceding examples, wherein the magnet of the first structure is a paramagnet which comprises dopants which include one or more of: Ce, Cr, Mn, Nb, Mo, Tc, Re, Nd, Gd, Tb, Dy, Ho, Er, Tm, or Yb.

[00153] Example 20. The apparatus of example 1, wherein the dielectric comprises: Mg and O.

[00154] Example 21. A system comprising: a memory; a processor coupled to the memory, the processor having a spin wave switch, which comprises an apparatus according to any one of apparatus examples 1 to 20; and a wireless interface to allow the processor to communicate with another device.

[00155] Example 22. An apparatus comprising: a magnetic junction; and an interconnect adjacent to the magnetic junction, wherein the interconnect comprises a super lattice of a neutral perovskite and a charged perovskite.

[00156] Example 23. The apparatus of example 22, wherein the apparatus is according to any one of examples 2 to 7. [00157] Example 24. The apparatus of example 22, wherein the magnetic junction comprises: a first structure comprising a magnet with unfixed perpendicular magnetic anisotropy (PMA), wherein the first structure has an anisotropy axis perpendicular to a plane of a device; a second structure comprising one of a dielectric or metal; and a third structure comprising a magnet with fixed PMA, wherein the third structure has an anisotropy axis perpendicular to the plane of the device, and wherein the third structure is adjacent to the second structure such that the second structure is between the first and third structure.

[00158] Example 25. The apparatus of example 22, wherein the magnetic junction comprises: a first structure comprising a magnet with unfixed in-plane magnetic anisotropy, wherein the first structure has an anisotropy axis along a plane of a device; a second structure comprising one of a dielectric or metal; and a third structure comprising a magnet with fixed in-plane magnetic anisotropy, wherein the third structure has an anisotropy axis perpendicular to the plane of the device, and wherein the third structure is adjacent to the second structure such that the second structure is between the first and third structures.

[00159] Example 26. The apparatus according to any one of examples 24 or 25, wherein the magnetic junction comprises: a fourth structure between the first and second structures, wherein the fourth structure includes one or more of: Ru, Os, Hs, or Fe.

[00160] Example 27. The apparatus of example 26, wherein the magnetic junction comprises a fifth structure between the second and third structures, wherein the fifth structure includes one or more of: Ru, Os, Hs, or Fe.

[00161] Example 28. The apparatus according to any one of examples 24 or 25, wherein the apparatus is according to any one of examples 10 to 17.

[00162] Example 29. The apparatus of example 22, wherein the magnetic junction is one of a spin valve or a magnetic tunneling junction (MTJ).

[00163] Example 30. The apparatus according to any one of examples 24 or 25, wherein the magnet of the first structure is a paramagnet which includes one or more of: Pt, Pd, W, Ce, Al, Li, Mg, Na, Cr, Co, Dy, O, Er, Eu, Eu, Gd, Fe, Nd, K, Pr, Sm, Tb, Tm, or V.

[00164] Example 31. The apparatus according to any one of claims 24 or 25, wherein the magnet of the first structure is a paramagnet which comprises dopants which include one or more of: Ce, Cr, Mn, Nb, Mo, Tc, Re, Nd, Gd, Tb, Dy, Ho, Er, Tm, or Yb.

[00165] Example 32. A system comprising: a memory; a processor coupled to the memory, the processor having a spin wave switch, which comprises an apparatus according to any one of apparatus examples 22 to 31; and a wireless interface to allow the processor to communicate with another device. [00166] Example 33. A method comprising: forming a magnetic junction including: forming a stack of structures including: forming a first structure comprising a magnet with unfixed perpendicular magnetic anisotropy (PMA), wherein the first structure has an anisotropy axis perpendicular to a plane of a device; forming a second structure comprising one of a dielectric or metal; forming a third structure comprising forming a magnet with fixed PMA, wherein the third structure has an anisotropy axis perpendicular to the plane of the device, and wherein the third structure is adjacent to the second structure such that the second structure is between the first and third structures; and forming an interconnect adjacent to the first structure of the magnetic junction, wherein the interconnect comprises a super lattice of a neutral perovskite and a charged perovskite.

[00167] Example 34. The method of example 33 comprises forming a second device controllable by a word-line, wherein forming the second device includes forming a source and drain, wherein one of the source or drain is coupled to the interconnect, and wherein one of the drain or source is coupled to a select line.

[00168] Example 35. The method of example 34 comprises coupling the interconnect to a second select line.

[00169] Example 36. The method of example 33 comprises forming a bit-line; and coupling the bit-line to the magnetic junction.

[00170] Example 37. The method of example 33, wherein the neutral perovskite comprises a group 2 element and oxygen, and wherein the charged perovskite comprises one of a group 3d, 4d, or 5d transition metal and oxygen.

[00171] Example 38. The method of example 33, wherein the neutral perovskite comprises one or both of: Sr and O; or Ti and O.

[00172] Example 39. The method of example 33, wherein the charged perovskite comprises one or both of: Al and O; or La and O.

[00173] Example 40. The method of example 33, wherein forming the magnetic junction comprises: forming a fourth structure between the first and second structures, and wherein the fourth structure includes one or more of: Ru, Os, Hs, or Fe.

[00174] Example 41. The method of example 40, wherein forming the magnetic junction comprises forming a fifth structure between the second and third structures, wherein the sixth structure includes one or more of: Ru, Os, Hs, or Fe.

[00175] Example 42. The method of example 33, wherein forming the first and/or third structures comprises forming a stack including a first material and a second material different from the first material. [00176] Example 43. The method of example 42, wherein the first material includes one of: Co, Ni, Fe, or Heusler alloy.

[00177] Example 44. The method of example 43 wherein the Heusler alloy includes one or more of Co, Cu, Fe, Ga, Ge, In, Mn, Al, In, Sb, Si, Sn, Ni, Pd, Ru, or V.

[00178] Example 45. The method of example 43, wherein the second material includes one of: Pt, Pd, Ir, Ru, or Ni.

[00179] Example 46. The method of example 43, wherein the first material has a thickness in a range of 0.6 nm to 2 nm, and wherein the second material has a thickness in a range of 0.1 nm to 3 nm.

[00180] Example 47. The method of example 33, wherein forming the first and/or the third structures comprises a forming super lattice including a first material and a second material, wherein the first material includes one of: Co, Ni, Fe, or Heusler alloy, and wherein the second material includes one of: Pt, Pd, Ir, Ru, or Ni.

[00181] Example 48. The method of example 33, wherein forming the first and/or third structures comprises forming a stack of three materials including a first material adjacent to the interconnect, a second material adjacent to the first material but not in contact with the interconnect, and third material adjacent to the second material and the second structure, wherein the first material includes one or more of: Co, Ni, Fe, or Heusler alloy, wherein the second material comprises Ru; and wherein the third material includes one or more of Co, Ni, Fe, or Heusler alloy.

[00182] Example 49. The method according to any one of preceding method examples, wherein the magnetic junction is one of a spin valve or a magnetic tunneling junction (MTJ).

[00183] Example 50. The method according to any one of preceding method examples, wherein the magnet of the first structure is a paramagnet which includes one or more of: Pt, Pd, W, Ce, Al, Li, Mg, Na, Cr, Co, Dy, O, Er, Eu, Eu, Gd, Fe, Nd, K, Pr, Sm, Tb, Tm, or V.

[00184] Example 51. The method according to any one of preceding method examples, wherein the magnet of the first structure is a paramagnet which comprises dopants which include one or more of: Ce, Cr, Mn, Nb, Mo, Tc, Re, Nd, Gd, Tb, Dy, Ho, Er, Tm, or Yb.

[00185] Example 52. The method of example 33, wherein the dielectric comprises:

Mg and O. [00186] An abstract is provided that will allow the reader to ascertain the nature and gist of the technical disclosure. The abstract is submitted with the understanding that it will not be used to limit the scope or meaning of the claims. The following claims are hereby incorporated into the detailed description, with each claim standing on its own as a separate embodiment.