Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
GLUE-LOGIC BASED METHOD AND SYSTEM FOR MINIMIZING LOSSES IN OVERSAMPLED DIGITALLY CONTROLLED DC-DC CONVERTERS
Document Type and Number:
WIPO Patent Application WO/2011/103350
Kind Code:
A1
Abstract:
A practical method and system for oversampled digitally controlled DC-DC converters is presented. To minimize the switching losses while maintaining all advantages of the oversampling, "glue logic" and application specific oversampling digital pulse-width modulator are introduced. Experimental results demonstrate transient response with 50% smaller deviation than that of conventional controllers, allowing for proportional reduction in the size of the power stage output capacitor.

Inventors:
PRODIC ALEKSANDAR (CA)
LUKIC ZDRAVKO (CA)
RADIC ALEKSANDAR (CA)
Application Number:
PCT/US2011/025324
Publication Date:
August 25, 2011
Filing Date:
February 17, 2011
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
EXAR CORP (US)
PRODIC ALEKSANDAR (CA)
LUKIC ZDRAVKO (CA)
RADIC ALEKSANDAR (CA)
International Classes:
H03K7/08; H02M7/00
Foreign References:
US20060062291A12006-03-23
US20060181256A12006-08-17
US20060012351A12006-01-19
US20040046456A12004-03-11
US20090212751A12009-08-27
Attorney, Agent or Firm:
FLIESLER, Martin C. et al. (14th FloorSan Francisco, California, US)
Download PDF:
Claims:
CLAIMS

1. A digital pulse width modulator (DPWM) normally producing a pulse width modulation (PWM) output signal at a first frequency, the DPWM oversampling a feedback signal at a second frequency greater than the first frequency; wherein during output voltage deviations, the DPWM produces a modified PWM signal using the oversampled feedback signal, the modified PWM signal being limited to a third frequency that is between the first and second frequency. 2. The DPWM of claim 1, wherein a pulse glue generator produces a signal to be added or subtracted to the normal PWM signal during output voltage deviations.

3. The DPWM of claim 1, wherein the second frequency is four times the first frequency and the third frequency is two times the first frequency.

4. The DPWM of claim 1, wherein the feedback signal is an error signal.

5. The DPWM of claim 1, further comprising:

a circuit to determine output voltage transients and to enable the modification of the normal PWM signal.

6. The DPWM of claim 1, wherein during an output voltage deviation, the DPWM adds or subtracts extra pulses to the normal PWM signal. 7. The DPWM of claim 6, wherein the extra pulses are arranged such that the PWM output does not exceed the third frequency.

8. A digital pulse width modulator (DPWM) normally producing a pulse width modulation (PWM) at a first frequency, the DPWM oversampling a feedback signal at an oversampling frequency that is greater than the first frequency, wherein during output voltage deviations, the DPWM uses the oversampled feedback signal to determine extra pulses to be added or subtracted from the normal PWM signal to produce a modified PWM signal, wherein the extra pulses are such that the frequency of the modified PWM signal is limited to half the oversampling frequency or less.

9. The DPWM of claim 8, wherein a pulse glue generator produces a signal to be added or subtracted to the normal PWM signal during output voltage deviations. 10. The DPWM of claim 8, wherein the oversampling frequency is four times the first frequency and the frequency of the modified PWM signal is two times the first frequency.

1 1. The DPWM of claim 8, wherein the feedback signal is an error signal. 12. The DPWM of claim 8 further comprising:

a circuit to determine output voltage transients and to enable the modification of the normal PWM signal.

13. A method for operating a digital pulse width modulator (DPWM) comprising:

normally producing a PWM signal at a first frequency;

oversampling a feedback signal at a second frequency;

using the oversampled feedback signal to determine an output voltage deviation; and during the output voltage deviation, adding or subtracting extra pulses to a normal PWM signal to produce a modified PWM signal, the modified PWM signal being limited to a third frequency that is between the first and second frequency.

14. The method of claim 13, wherein a pulse glue generator produces a signal to be added or subtracted to the normal PWM signal during the output voltage deviations. 15. The DPWM of claim 13, wherein the second frequency is four times the first frequency and the third frequency is two times the first frequency.

16. The method of claim 13, wherein the feedback signal is an error signal.

Description:
GLUE-LOGIC BASED METHOD AND SYSTEM FOR MINIMIZING LOSSES IN OVERSAMPLED DIGITALLY CONTROLLED DC-DC CONVERTERS

CLAIM OF PRIORITY

[0001] This application claims priority to U.S. Application No. 12/708,845 entitled: "GLUE-LOGIC BASED METHOD AND SYSTEM FOR MINIMIZING LOSSES IN OVERSAMPLED DIGITALLY CONTROLLED DC-DC CONVERTERS", by Aleksandar Prodic, et al, filed February 19, 2010, which is incorporated herein by reference.

FIELD OF THE INVENTION

[0002] The present invention relates to digital pulse width modulators (DPWM) and digitally controlled switched mode power supplies (SMPS). BACKGROUND

[0003] Digital pulse width modulators (DPWM) are used to generate a pulse width modulation (PWM) signal for creating a DC output in DC-DC converters. The duty cycle (percentage of time high) of the PWM signal is used to set the DC output voltage.

[0004] The PWM signal is sent to external switches that send an input voltage into an LC circuit, which includes an inductor and an output capacitor, to produce the output voltage. The output voltage is used to create a feedback signal. The feedback signal is used to adjust the PWM signal so as to keep the output voltage at the desired DC output voltage value.

[0005] Digital controllers for DC-DC converters usually regulate the output voltage by taking the samples produced by an analog-to-digital converter (ADC). To improve the converter efficiency, minimize the power consumption of the controller circuit and reduce the hardware complexity, the ADC and accompanying digital pulse-width modulator usually updates their values once per switching cycle. Previously, several such low-power, high-frequency digital controller IC implementations were presented. However, compared to analog IC controllers, the dynamic response of those is usually inferior, negatively affecting the size of the power stage components, especially the output capacitor.

[0006] Recent linear and non-linear digital controllers have demonstrated that oversampling of the output voltage results in significant response improvements and reduction of power stage components. However, such solutions usually introduce significant switching losses. As a result, for frequent load changes, the converter efficiency is lower compared to conventional implementations.

SUMMARY OF THE INVENTION

[0007] As discussed above, one way to deal with the problem of rapid output voltage deviations is to produce delta pulses in the PWM signal output. For example, the feedback signal can be oversampled at a high frequency that is a multiple of the normal PWM signal frequency. Extra pulses can be added to the PWM signal at the higher frequency to quickly adjust the output voltage back to the desired value.

[0008] The downside of this method is that the switching of the external switches at the higher frequency results in much greater power consumption and may result in overheating of the external switches.

[0009] The following describes an oversampling method and system which achieves significant output voltage transient improvements compared to conventional proportional- integral-derivative (PID) based controllers using a very modest increase in oversampling rate and the minimum number of additional switching actions of the power transistors. During transients, the controller calculates changes of the duty ratio at a higher rate than the switching frequency. Then, the values are "glued" with the oversampled DPWM. As a result, the switching frequency is not significantly increased, but yet the effect of oversampling is fully utilized.

[0010] By "gluing" together the extra pulses determined by the oversampling, the frequency of the PWM output signal can be kept below the frequency of the oversampling while still giving a fast response to the output voltage deviation.

[0011] A pulse glue generator can be used to create the additional pulses so that the frequency of PWM output is kept below the oversampling frequency. For example, oversampling can be done at four times the normal PWM signal frequency, with the additional pulses being arranged such that the modified PWM signal frequency during the output voltage deviation is limited to twice the normal PWM signal frequency. BRIEF DESCRIPTION OF THE DRAWINGS

[0012] Figure 1 illustrates an oversampled digital controller integrated circuit (IC) regulating the operation of power stage (in this case a buck converter). [0013] Figures 2A-B illustrate the operation of the oversampled digital controller during a transient; Figure 2A showing multiple control actions based on successive load- change estimation; Figure 2B showing control actions "glued" to limit switching activity during transients to 2f sw .

[0014] Figure 3 shows normalized converter losses versus the frequency of the switching actions for a typical industrial converter designed to operate at 500 kHz.

[0015] Figure 4 shows switching waveforms generated by the oversampled digital pulse-width modulator (ODPWM) for different duty ratio values.

[0016] Figure 5 is block diagram of the oversampled digital pulse-width modulator.

[0017] Figures 6A-B show the oversampled controller IC; Figure 6A shows an exemplary chip die; Figure 6B shows a mixed-signal simulation for a load step of 30 A with a buck converter switching at 500 KHz and having inductor and capacitor values of =325 nH and C=600 μΡ.

[0018] Figures 7A-B show a controller response to a 30-A load step; Figure 7A shows a conventional controller; Figure 7B shows an oversampled controller IC response with channel 1 being output converter voltage (lOOmV/div); channel 2 being an actual inductor current i L (i); Dl being a switching control signal, DO being a load step command; wherein the time scale is 5μ8Λϋν. DETAILED DESCRIPTION OF THE INVENTION

[0019] A digital pulse width modulator (DPWM) 102 normally produces a pulse width modulation (PWM) output signal at a first frequency in pulses per second. The DPWM 102 oversamples a feedback signal at a second frequency greater than the first frequency. During output voltage deviations, the DPWM produces a modified PWM signal using the oversampled feedback signal. The modified PWM signal being limited to not exceed a third frequency that is between the first and second frequency.

[0020] In one embodiment, the oversampling is done at four times the first frequency and the third frequency is twice the first frequency. Other oversampling and modified PWM signal frequencies can be used, as well. For example, the oversampling can be done at a frequency eight times the normal PWM signal frequency with the modified PWM signal frequency being at two or four times the normal PWM signal frequency. In one embodiment, the third frequency is limited to half the oversampling frequency. [0021] Block 104 is used to determine the output voltage deviation and to create the Ad[n] values at the second frequency. The PID compensator 106 operates at the first frequency to produce the normal duty cycle signal d[n].

[0022] The oversampled DPWM block 108 is used to create the PWM signal. As shown in Figure 5, the oversampled DPWM block 500 creates additional pulses to create a modified PWM signal. A pulse glue generator 502 produces a signal to be added or subtracted to the normal PWM signal during output voltage deviations. The pulses for the pulse glue generator 502 are added or subtracted to the normal PWM signal with pulse add/subtract logic 504.

[0023] Figures 1 and 2 A-B illustrate how the control pulses in this controller are generated. To minimize the delays existing in once-per-cycle sampled systems, the oversampling controller usually takes more samples per switching cycle. For example, the system of Figure 1 takes four samples of the output voltage errors signal e[n] during each switching cycle.

[0024] Those samples are processed by two functional blocks. The first block 104 consists of Programmable Differentiator 110 and a Transient Current Estimator 112. Block 104 is active during transients only, to improve dynamic response. It takes all four error samples and, as shown in Figure 2A, during output voltage deviations, produces Ad[n] values, corresponding to increase of the duty ratio control variable d[n].

[0025] The second block is a PID compensator 106 that takes only one sample per cycle and produces a duty ratio control signal d[n] that keeps system stable in steady-state conditions.

[0026] Theoretically, during transients, this converter could operate at the oversampling rate during transients to obtain a fast response. However, this implementation is not practical. As it can be seen from Figure 3, showing the dependence of converter losses on switching frequency for a realistic converter, such an operation would incur additional switching losses and, for highly dynamic loads, significantly reduce the converter power processing efficiency. Another practical problem is related to random quantization effects significantly affecting accuracy of Ad[n] calculations.

[0027] To solve for the previously mentioned problems, sequence of Figure 2A is modified as shown in Figure 2B. Instead of producing Ad[n] pulses at the sampling rate, they are created every other sample, while the information about the calculated values is taken into account for each sampling cycle. The calculated increments of the two samples are glued together. At the sampling instants where the Ad[n pulses coincide with those produced by the PID compensator 106, the increments are "glued" to the values produced by the PID regulator. In this way, the switching rate of the system during transient is reduced.

[0028] The created pulses are sent to an oversampled digital pulse-width modulator (ODPWM) 108. The ODPWM 108 provides updates of the calculated values at a ½ of the sampling rate, for the implementation shown in Figures 2A-B and 3 that is at the twice switching frequency. The ODPWM 108 actively monitors the switching pulses of Figure 2A, and, accordingly, readjusts their relative position to reduce the effective switching frequency, as shown in Figure 2B.

[0029] To resolve the problem of overly frequent switching actions and, consequently, reduce the power stage switching losses during transients, the ODPWM 108 attaches the oversampled pulses, such that the effect of the oversampling calculations is maximized without a significant increase of switching frequency.

[0030] The principle of operation is illustrated in Fig. 4 and can be explained through the following example. For PID-calculated duty ratio values less than 0.25, additional pulses Adi and Δ<¾ are merged at the middle of the switching period while Δ<¾ is appended to the rising edge of the next generated PID pulse. If Adi and Δ<¾ are significantly large such that they extend beyond ¾T SW , Δ<¾ is merged with the falling edge of Ad 2 in order to reduce the delay of the control action and improve the response. Therefore the effective switching frequency is limited to 2f sw . A similar approach is used for duty ratios above 0.25. The only difference is that negative oversampled -Ad pulses can be now generated by subtracting them from the original pulse. This is beneficial for minimizing the voltage deviation during heavy-to-light load steps. From Figure. 4, it can be observed that the ODPWM 108, while reducing the effective switching frequency, also minimizes the control action delay. This reduction in control delay significantly contributes to the reduction in output voltage deviations during transients.

[0031] Different duty cycles have different possible pulse additions or subtractions, but in each case, the highest frequency of the modified PWM is limited to a value below the oversampling frequency.

[0032] A possible practical implementation of the ODPWM 500 is shown in Figure 5. It consists of three main blocks: conventional DPWM 501 , pulse-glue generator 502, and pulse add/subtract logic 504. The conventional DPWM 501 generates periodic switching pulses Cfi f) based on the input duty ratio command d[n], calculated at the beginning of the each switching cycle. The conventional DPWM 501 can be implemented using one of the common DPWM architectures such as counter based, delay line based or hybrid, combining the previous two. This block also provides external clock signals used by the oversampled controller logic. Their frequencies are multiples of the nominal switching frequency f sw .

[0033] During output voltage transient, pulse updates ±Ad are glued to the original pulse Cfs i) generated by the conventional DPWM 501, such that the switching activity of the final control signal c(t) is minimized. This is performed by the pulse-glue generator and pulse add/subtract logic that produce oversampled pulse c os (t). The operation of the pulse-glue generator 502 is synchronized to the conventional DPWM 501 based on the information provided by the carrier signal that flags the beginning and the end of the regular switching cycle of Cf s t) and initial duty ratio value d[n].

[0034] To prove the practicality of the presented invention, controller architecture from Figure 1 is fabricated on-chip, in CMOS 0.18μιη technology, and the chip die is shown in Figure 6A. A summary of the key IC parameters is provided in Table I. It can be seen that the IC occupies very small silicon area making it practical for numerous cost- sensitive applications.

[0035] The controller occupies 0.53 mm 2 of active silicon area. The digital portion of the controller is implemented in Verilog HDL and after synthesis it consists of 5500 logic gates. The operation of the controller is verified with a mixed-signal simulation. For a 30- A light-to-heavy load step, the results are shown in Figure 6B where a 90 mV output voltage deviation and 6 μ$ settling time are observed. As it can be seen in Figure 6B, to minimize switching activity and improve efficiency, the additional pulses are effectively "glued" while they are produced only until the voltage deviation is suppressed.

[0036] Table I. Oversampling Controller Chip Summary

I Total active chip area | 0.53 mm 2 |

[0037] An experimental system verifying the operation of the oversampled controller IC was built based on the diagram shown in Fig. 1. The power stage is a 60- W, 12-V-to- 1.8-V buck converter switching at 500 KHz. The inductor value L is 325 nH and the output capacitor value C is 600 μΡ. The on-chip ADC has a 4 mV resolution and a 300 ns conversion time. The PID compensator coefficients are externally programmed onto the chip to obtain a bandwidth higher than 1/10 th of the switching frequency. Initially, controller blocks responsible for the non-linear operation are disabled and controller response is verified.

[0038] Figure 6A shows the obtained response with a load step of 30 A with the PID compensator only. Even though the PID compensator reacts aggressively, increasing the inductor current to a value near the load step in one control action, due to the one cycle delay the voltage deviation is large and equal to 200 mV. The settling time is around 20 μ$.

[0039] In the next step, the new controller is enabled and the response for the identical load step is observed, as shown in Figure 7B. In this case, as soon as the load step is detected, by taking three additional samples, Ad pulse values are calculated. To minimize the number of switching actions and improve the converter efficiency, the ODPWM attaches the pulses as described previously. As a result, only one additional switching sequence is added as demonstrated in Figure 7B. This figure also demonstrates that the additional pulses are injected only until the initial voltage deviation is suppressed, i.e. the inductor current has reached approximately the output load current. Therefore, during most of the settling period and in steady-state the converter switches at the nominal 500 KHz. The obtained voltage deviation is reduced by a factor of two (50%) compared to the PID compensator allowing for the similar reduction in the size of the output capacitor. The settling time is also reduced, to approximately 10 μ$.

[0040] The foregoing description of preferred embodiments of the present invention has been provided for the purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise forms disclosed. Many embodiments were chosen and described in order to best explain the principles of the invention and its practical application, thereby enabling others skilled in the art to understand the invention for various embodiments and with various modifications that are suited to the particular use contemplated. It is intended that the scope of the invention be defined by the claims and their equivalents.




 
Previous Patent: CORD WINDER DEVICE

Next Patent: RESTRAINT SYSTEM FOR VEHICLE