Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
INTERVAL TIMER CIRCUIT
Document Type and Number:
WIPO Patent Application WO/1980/001345
Kind Code:
A1
Abstract:
An interval timer circuit including a single comparator (12) having first (14) and second (16) inputs thereto and an output (18) therefrom. The circuit includes a series connected resistive and capacitive means (R1, R2, C1) having a control point (A) which is connected for varying the voltage of the second input (16) of the comparator. A first reference voltage is established by a first means (R3, R4) at the first input (14) of the comparator whereby its output (18) changes from a second state to a first state when an increasing voltage at the control point (A) exceeds the first reference voltage. A second means (R4, R5, CR2) establishes a second reference voltage at the first input (14) of the comparator in response to the first state at the output thereof. A third diode means (CR1) produces a decreasing voltage at the control point (A) in response to the first state and when the decreasing voltage at the control point (A) is less than the second reference voltage, the output (18) of the comparator (12) changes to its second state to repeat the process.

Inventors:
DULEY R (US)
Application Number:
PCT/US1979/001053
Publication Date:
June 26, 1980
Filing Date:
December 05, 1979
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
NCR CO (US)
International Classes:
H03K3/023; H03K3/0231; (IPC1-7): H03K3/023
Foreign References:
US3794934A1974-02-26
US3916342A1975-10-28
DE2647569A11978-04-27
DE2236209A11974-02-07
US3693030A1972-09-19
US3838351A1974-09-24
US3889197A1975-06-10
US4012645A1977-03-15
DE1295633B1969-05-22
US3694772A1972-09-26
US3854105A1974-12-10
Other References:
See also references of EP 0020717A4
Download PDF:
Claims:
CLAIMS :
1. An interval timer circuit characterized by: a comparator (12) having first (14) and second (16) inputs thereto and an output (18) therefrom, control means (Rl, R2, Cl) for varying the voltage at said second input (16), first means (R3, R4) for establishing a first reference voltage at said first input (14) whereby the output of said comparator changes from a second state to a first state when a voltage progres¬ sively changing in one sense at said second input (16) traverses said first reference voltage, second means (R4, R5, CR2) responsive to said first state of said output for establishing a second reference voltage at said first input, and third means (CRl) coupled to said control means (Rl, R2, CRl) for producing at said second input (16) in response to said first state a voltage which changes progressively in a sense opposite to said one sense towards said second reference voltage whereby said comparator output (18) changes to said second state when said voltage at said second input traverses said second reference voltage.
2. A circuit according to claim 1, charac¬ terized in that said control means comprises resistive means (Rl, R2) and capacitive means (Cl) being series connected to form a circuit leg which is connected be tween a source of potential and reference ground, with a control point (A) in said circuit leg being connected to said second input (16).
3. A circuit according to claim 2, charac¬ terized in that said third means comprises diode means (CRl) coupled between another point in said circuit leg (Rl, R2, Cl) and the output of said comparator (12).
4. A circuit according to claim 3, charac¬ terized in that said resistive means comprises a first 4 ( concluded) resistor (Rl) and a second resistor (R2) with said second resistor interposed between said first resistor 5 and said capacitance means (Cl), and in that said con¬ trol point (A) is located at the junction between said second resistor (R) and said capacitance means (Cl), and said diode means (CRl) is coupled to the junction between said first and second resistors.
5. A circuit according to any one of claims 1 to 4, characterized in that said first means com¬ prises third (R3) and fourth (R4) resistors connected in series between a source of potential and reference 5 ground, with the junction between said third and fourth resistors being connected to said first input (14).
6. A circuit according to claim 5, character¬ ized in that said second means includes a fifth resistor (R5) and diode means (CR2) series connected between said first means (R3, R4) and the output (18) of the com 5 parator.
7. A circuit according to claim 6, charac¬ terized in that said third (R3), fourth (R4) and fifth (R5) resistors have resistive values which are in the ratio 6:12:4.
Description:
INTERVAL TIMER CIRCUIT

Technical Field

This invention relates to an interval timer circuit.

Background Art

A typical prior-art, interval timer circuit is of the type LM555 which is manufactured by a plurality of integrated circuit manufacturers, with one such cir¬ cuit, for example, being manufactured by.Texas Instru- ments Corporation.

While these prior art interval timer circuits perform satisfactorily, they do require two comparators (to determine the frequency of oscillation), an output buffer, a flip-flop, and several resistors. Generally, one comparator is used for sensing the higher threshold voltage and the remaining one is used for sensing the lower threshold voltage.

Disclosure of Invention

It is an object of the present invention to provide an interval timer circuit which is more simple and less expensive compared with prior art interval timer circuits.

The present invention provides an interval timer circuit characterized by: a comparator having first and second inputs thereto and an output therefrom, control means for. varying the voltage at said second input, first means for establishing a first reference voltage at said first input whereby the output of said comparator changes from a second state to a first state when a voltage progressively changing in one sense at said second input traverses said first reference voltage, second means responsive to said first state of said out¬ put for establishing a second reference voltage at said first input, and third means coupled to said control

eans for producing at said second input in response to said first state a voltage which changes progressively in a sense opposite to said one sense towards said second reference voltage whereby said comparator output changes to said second state when said voltage at said second input traverses said second reference voltage.

Brief Description of the Drawings

One embodiment of the invention will now be described by way of example with reference to the ac- companying drawings, in which:

Fig. 1 is a schematic diagram of an interval timer circuit in accordance with the invention;

Fig. 2A is a waveform showing the voltage at a control point (A) within the circuit shown in Fig. 1; and

Fig. 2B is a waveform showing the output from the circuit shown in Fig. 1.

Best Mode for Carrying Out the Invention

Fig. 1 is a schematic diagram of a preferred embodiment of the interval timer circuit of this inven¬ tion which is designated generally as 10.

The circuit 10 includes a comparator 12 having first and second inputs 14 and 16, respectively, thereto, and an output 18 therefrom. The comparator 12 may be of the open or non-open collector variety. An example of an open-collector comparator 12 is I.C. circuit chip LM339 which is manufactured by National Semiconductor Corp. Comparator 12 has the usual con¬ nections to a source of potential (VCC) and system ground.

The circuit 10 also includes a control means for varying the voltage at second input 16 comprising a circuit network including resistors Rl and R2 and capaci¬ tor Cl which are series connected to form a circuit leg which is connected across the VCC potential and the

Λ'- . Vx lm-O

syste ground of the circuit 10. A control point A located at the junction of resistor R2 and capacitor Cl is connected to the second input 16 of the comparator 12. The remaining end of capacitor Cl is connected to system ground.

A first means for establishing a first refer¬ ence voltage at the first input 14 of the comparator 12 includes a voltage divider network consisting of series- connected resistors R3 and R4, with the network being connected across the VCC potential and the system ground. The junction between resistors R3 and R4 is connected to the first input 14 of the comparator 12. The circuit 10 also includes a second means for establishing a second reference voltage at the first input 14 of the comparator 12, which second means includes said resistor R4, a resistor R5 and a diode CR2 which are series connected across the first input 14 and the output 18 of the comparator 12, with the cathode of this diode being connected to the output 18. A third means comprising a diode CR1 having its anode connected to the junction between resistors Rl and R2 and its cathode connected to the output 18 of the comparator 12 provides a means for producing a decreasing voltage at control point A as will be described herein- after.

The operation of the circuit 10 is as follows: When the VCC voltage is turned on, the capacitor Cl will begin to be charged exponentially via the resistors Rl and R2 and, consequently, the voltage at control point A will begin to increase towards the VCC voltage. The output of the comparator 12 at this time will be in a second state which represents the high impedance level with the first state representing the low impedance or conducting state. When the comparator 12 is of the open collector variety, a pull up resistor R6 (shown in dashed outline in Fig. 1) may be utilized to drive the output 18 of the

f _ OMPΓ

circuit 10 to the VCC potential. If the comparator 12 is of the non-open collector type, the resistor R6 may be eliminated.

In a preferred embodiment of this invention, the resistors R3, R4 and R5 are in the ratio of 6:12:4; consequently, the first reference voltage at the first input 14 of the comparator 12 will be set at 2/3 VCC, as the resistor R5 does not affect the circuit at this time due to the fact that the output 18 is in the high impedance state and diode CR2 is non-conducting at this time.

As the voltage level at control point A in¬ creases due to the positive charging of capacitor Cl, the output 18 of the comparator 12 will change from its second state to its first or low impedance state when the voltage level at control point A is greater than the first reference voltage (2/3 VCC) at the first input 14 of the comparator 12.

When the output 18 of the comparator 12 changes from its second state to its first state, which is essentially at reference ground, three situations occur, namely:

(1) The output of the circuit 10 from comparator 12 switches from a high voltage level to a low voltage level;

(2) Diode CR2 conducts causing resistor R5 to be switched into the circuit 10, causing the voltage at the first input 14 to drop to a second reference level of 1/3 VCC; in effect, the combination of resistor R5 and diode CR2 is coupled in parallel with resistor R4; and

(3) The diode CRl conducts, causing the charge stored across capacitor Cl to discharge exponentially towards reference ground via the resistor R2 and the diode CRl, thereby causing a decreasing voltage at control point A.

When the decreasing voltage at control point

A is less than the second reference level (1/3 VCC) at

the first input 14, the comparator 12 detects this difference, causing its output to change from the first state to the second or high impedance state. When the output 18 of the comparator 12 changes to the second state, the diodes CRl and CR2 become non-conducting, thereby interrupting the current flow through resistor R5, permitting the voltage level at the first input 14 of the comparator 12 to rise to the first reference level (2/3 VCC) and also permitting capacitor Cl to charge in a positive direction, whereby the process just described is repeated to produce the output shown in Fig. 2B.

Fig. 2A shows the voltage level at control point A, with T, representing the time period for charging the capacitor Cl from 1/3 VCC to 2/3 VCC, and with T„ representing the time period for discharging the capacitor Cl from 2/3 VCC to 1/3 VCC. With regard to time periods T, and T 2 r a time period is determined by the general formula: T = RC; and specifically,

T χ = 0.6931 (Rl + R2) Cl; and 2 = 0.6931 (R2) Cl

The output frequency of the circuit 10 is as follows: freq. output = =—~=- .

L l 1 2

In a typical application of the circuit 10, with resistors Rl and R2 being equal to 10K and 20K ohms, respectively, and with the capacitor Cl equal to

0 .01 -zά , a square wave output frequency of 2.88 Khz is achieved at output 18 of the circuit 10. The. resistors

R3, R4, and R5 typically may be 6K, 12K and 4K ohms, respectively.

An additional feature of the circuit 10 is that the output frequency thereof remains constant even with some variation in the VCC voltage.