Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
POWER AMPLIFIER WITH ANALOG PREDISTORTION
Document Type and Number:
WIPO Patent Application WO/2023/150539
Kind Code:
A1
Abstract:
A power amplifier with analog predistortion is disclosed. In one aspect, a signal in the transmission chain is sampled to determine if a phase distortion (delay or advancement) is present. Information about the sampled signal is provided to a control circuit, which uses an analog predistortion circuit to inject a correction signal into the transmission chain so as to offset or compensate for the phase distortion. In an exemplary aspect, the analog predistortion circuit may use a variable capacitor to generate the correction signal that is injected. This detection and adjustment may be done in the front end of the transmission chain so as to avoid reliance on a baseband processor. Use of such analog predistortion helps maintain desired linear operation over the large bandwidths of emerging wireless communication standards.

More Like This:
Inventors:
SCOTT BAKER (US)
MAXIM GEORGE (US)
FRANCK STEPHEN JAMES (US)
BROWN CHRISTOPHER T (US)
Application Number:
PCT/US2023/061734
Publication Date:
August 10, 2023
Filing Date:
February 01, 2023
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
QORVO US INC (US)
International Classes:
H03F1/32; H03F3/195; H03F3/24
Foreign References:
US20140266432A12014-09-18
US20150028946A12015-01-29
US20160301432A12016-10-13
US20060217083A12006-09-28
US194962632675P
Attorney, Agent or Firm:
DAVENPORT, Taylor M. (US)
Download PDF:
Claims:
What is claimed is:

1. A transmission chain comprising: a power amplifier stage; a detection and alignment circuit coupled to the power amplifier stage and configured to detect a phase of a signal associated with the power amplifier stage; and an amplitude modulation (AM)-to-phase modulation (PM) (AM-PM) predistortion circuit coupled to the detection and alignment circuit and the power amplifier stage, the AM-PM predistortion circuit configured to provide a phase correction signal to the signal based on detected characteristics from the detection and alignment circuit.

2. The transmission chain of claim 1, wherein the power amplifier stage comprises: an input; a driver stage coupled to the input; an output stage coupled to the driver stage with a node therebetween; and an output coupled to the output stage.

3. The transmission chain of claim 2, wherein the detection and alignment circuit is coupled to the input.

4. The transmission chain of claim 2, wherein the detection and alignment circuit is coupled to the output.

5. The transmission chain of claim 2, wherein the detection and alignment circuit is coupled to the node between the driver stage and the output stage.

6. The transmission chain of claim 2, further comprising a second detection and alignment circuit coupled to the node between the driver stage and the output stage.

7. The transmission chain of claim 6, further comprising a second AM-PM predistortion circuit coupled to the second detection and alignment circuit.

8. The transmission chain of claim 2, wherein the AM-PM predistortion circuit is coupled to the input and the phase correction signal is applied at the input.

9. The transmission chain of claim 2, wherein the AM-PM predistortion circuit is coupled to the output and the phase correction signal is applied at the output.

10. The transmission chain of claim 2, wherein the AM-PM predistortion circuit is coupled to the node and the phase correction signal is applied at the node.

11. The transmission chain of claim 1, further comprising a digital controller coupled to the AM-PM predistortion circuit and configured to control the AM-PM predistortion circuit.

12. The transmission chain of claim 11, wherein the digital controller is configured to set a quiescent point in the AM-PM predistortion circuit.

13. The transmission chain of claim 1, wherein the AM-PM predistortion circuit comprises a varactor.

14. The transmission chain of claim 1, wherein the AM-PM predistortion circuit comprises a plurality of varactors, each varactor having an associated switch.

15. The transmission chain of claim 1, wherein the AM-PM predistortion circuit is configured to provide a phase advance correction signal in a first mode and a phase delay correction signal in a second mode.

16. The transmission chain of claim 1, wherein the power amplifier stage is single ended.

17. The transmission chain of claim 1, wherein the power amplifier stage is differential.

AMENDED CLAIMS received by the International Bureau on 13 July 2023 (13.07.2023)

1. A transmission chain comprising: a power amplifier stage; a detection and alignment circuit coupled to the power amplifier stage and configured to detect a phase of a signal associated with the power amplifier stage; and an amplitude modulation (AM)-to-phase modulation (PM) (AM-PM) predistortion circuit coupled to the detection and alignment circuit and the power amplifier stage, the AM-PM predistortion circuit configured to provide a phase correction signal to the signal based on detected characteristics from the detection and alignment circuit, where the phase correction signal operates orthogonally to any AM- AM predistortion circuit.

2. The transmission chain of claim 1, wherein the power amplifier stage comprises: an input; a driver stage coupled to the input; an output stage coupled to the driver stage with a node therebetween; and an output coupled to the output stage.

3. The transmission chain of claim 2, wherein the detection and alignment circuit is coupled to the input.

4. The transmission chain of claim 2, wherein the detection and alignment circuit is coupled to the output.

5. The transmission chain of claim 2, wherein the detection and alignment circuit is coupled to the node between the driver stage and the output stage.

AMENDED SHEET (ARTICLE 19)

6. The transmission chain of claim 2, further comprising a second detection and alignment circuit coupled to the node between the driver stage and the output stage.

7. The transmission chain of claim 6, further comprising a second AM-PM predistortion circuit coupled to the second detection and alignment circuit.

8. The transmission chain of claim 2, wherein the AM-PM predistortion circuit is coupled to the input and the phase correction signal is applied at the input.

9. The transmission chain of claim 2, wherein the AM-PM predistortion circuit is coupled to the output and the phase correction signal is applied at the output.

10. The transmission chain of claim 2, wherein the AM-PM predistortion circuit is coupled to the node and the phase correction signal is applied at the node.

11. The transmission chain of claim 1, further comprising a digital controller coupled to the AM-PM predistortion circuit and configured to control the AM-PM predistortion circuit.

12. The transmission chain of claim 11, wherein the digital controller is configured to set a quiescent point in the AM-PM predistortion circuit.

13. The transmission chain of claim 1 , wherein the AM-PM predistortion circuit comprises a varactor.

14. The transmission chain of claim 1 , wherein the AM-PM predistortion circuit comprises a plurality of varactors, each varactor having an associated switch.

AMENDED SHEET (ARTICLE 19)

15. The transmission chain of claim 1 , wherein the AM-PM predistortion circuit is configured to provide a phase advance correction signal in a first mode and a phase delay correction signal in a second mode.

16. The transmission chain of claim 1, wherein the power amplifier stage is single ended.

17. The transmission chain of claim 1, wherein the power amplifier stage is differential.

AMENDED SHEET (ARTICLE 19)

Description:
POWER AMPLIFIER WITH ANALOG PREDISTORTION

PRIORITY CLAIM

[0001] The present application claims priority to U.S. Provisional Patent Application Serial No. 63/267,549 filed on February 4, 2022 and entitled “POWER AMPLIFIER WITH ANALOG PREDISTORTION,” the contents of which is incorporated herein by reference in its entirety.

BACKGROUND

I. Field of the Disclosure

[0002] The technology of the disclosure relates generally to power amplifiers and, more particularly, to helping to provide linear performance for power amplifiers through analog predistortion.

II. Background

[0003] Computing devices abound in modern society, and more particularly, mobile communication devices have become increasingly common. The prevalence of these mobile communication devices is driven in part by the many functions that are now enabled on such devices. Increased processing capabilities in such devices means that mobile communication devices have evolved from pure communication tools into sophisticated mobile entertainment centers, thus enabling enhanced user experiences. With the advent of the myriad functions available to such devices, there has been increased pressure to increase bandwidth available for communication. Responsive to such pressure, newer wireless communication standards such as the Fifth Generation - New Radio (5G-NR) have changed the operating frequency into the gigahertz range, which in turn requires operation by transmission chains within the mobile communication device across correspondingly wide modulation bandwidths. Having large bandwidth requirements in the transmission chain places a burden on the elements of the transmission chain and particularly the power amplifiers within the transmission chain to operate linearly over the large bandwidth. This burden provides opportunities for innovation. SUMMARY

[0004] Aspects disclosed in the detailed description include a power amplifier with analog predistortion. In an exemplary aspect, a signal in a transmission chain is sampled to determine if a phase distortion (delay or advancement) is present. Information about the sampled signal is provided to a control circuit, which uses an analog predistortion circuit to inject a correction signal into the transmission chain so as to offset or compensate for the phase distortion. In an exemplary aspect, the analog predistortion circuit may use a variable capacitor to generate the correction signal that is injected. This detection and adjustment may be done in the front end of the transmission chain so as to avoid reliance on a baseband processor. Use of such analog predistortion helps maintain desired linear operation over the large bandwidths of emerging wireless communication standards.

[0005] In this regard in one aspect, a transmission chain is disclosed. The transmission chain comprises a power amplifier stage. The transmission chain also comprises a detection and alignment circuit coupled to the power amplifier stage and configured to detect a phase of a signal associated with the power amplifier stage. The transmission chain also comprises an amplitude modulation (AM)-to-phase modulation (PM) (AM-PM) predistortion circuit coupled to the detection and alignment circuit and the power amplifier stage. The AM-PM predistortion circuit is configured to provide a phase correction signal to the signal based on detected characteristics from the detection and alignment circuit.

BRIEF DESCRIPTION OF THE DRAWINGS

[0006] Figure 1A is a block diagram of a transceiver having an exemplary transmission chain which may benefit from the present disclosure;

[0007] Figure IB is a phase versus power graph showing how phase may distort as power is increased in the transmission chain;

[0008] Figure 2 is a block diagram of an exemplary transmission chain having an analog predistortion circuit used to offset phase distortion in the transmission chain;

[0009] Figure 3 is a block diagram expanding the power amplifier of Figure 2, showing where signal detection may occur; [0010] Figure 4 is a block diagram showing how multiple analog predistortion circuits may be used for a series of power amplifiers in a transmission chain;

[0011] Figure 5 illustrates how different portions of an open loop analog predistortion circuit may be implemented between a digital circuit and an analog circuit;

[0012] Figure 6 is a phase versus power graph showing how the phase distortion may vary between a phase advancement and a phase delay across the power range;

[0013] Figure 7 is a block diagram showing how multiple analog predistortion circuits may be used to provide piecewise phase adjustments;

[0014] Figure 8 is a graph showing how a varactor’s capacitance may change as a function of voltage or power, illustrating the suitability of use of varactors in an analog predistortion circuit;

[0015] Figure 9 is a block diagram showing how the varactor of Figure 8 may be implemented in an analog predistortion circuit;

[0016] Figure 10 is a block diagram showing how N-type field effect transistors (FETs) (NFETs) may be used as varactors in an analog predistortion circuit;

[0017] Figure 11 is a block diagram of an alternate arrangement of NFET varactors used in an analog predistortion circuit; and

[0018] Figure 12 is a graph of amplitude-to-amplitude gain as a function of activity by the analog predistortion circuit compared to a graph of the amplitude-to-phase behavior as a function of the analog predistortion circuit showing how the functions are essentially orthogonal.

DETAILED DESCRIPTION

[0019] The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the embodiments and illustrate the best mode of practicing the embodiments. Upon reading the following description in light of the accompanying drawing figures, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.

[0020] It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present disclosure. As used herein, the term "and/or" includes any and all combinations of one or more of the associated listed items.

[0021] It will be understood that when an element such as a layer, region, or substrate is referred to as being "on" or extending "onto" another element, it can be directly on or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being "directly on" or extending "directly onto" another element, there are no intervening elements present. Likewise, it will be understood that when an element such as a layer, region, or substrate is referred to as being "over" or extending "over" another element, it can be directly over or extend directly over the other element or intervening elements may also be present. In contrast, when an element is referred to as being "directly over" or extending "directly over" another element, there are no intervening elements present. It will also be understood that when an element is referred to as being "connected" or "coupled" to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being "directly connected" or "directly coupled" to another element, there are no intervening elements present.

[0022] Relative terms such as "below" or "above" or "upper" or "lower" or "horizontal" or "vertical" may be used herein to describe a relationship of one element, layer, or region to another element, layer, or region as illustrated in the Figures. It will be understood that these terms and those discussed above are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures.

[0023] The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms "a," "an," and "the" are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms "comprises," "comprising," "includes," and/or "including" when used herein specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof. [0024] Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms used herein should be interpreted as having a meaning that is consistent with their meaning in the context of this specification and the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.

[0025] Aspects disclosed in the detailed description include a power amplifier with analog predistortion. In an exemplary aspect, a signal in a transmission chain is sampled to determine if a phase distortion (delay or advancement) is present. Information about the sampled signal is provided to a control circuit, which uses an analog predistortion circuit to inject a correction signal into the transmission chain so as to offset or compensate for the phase distortion. In an exemplary aspect, the analog predistortion circuit may use a variable capacitor to generate the correction signal that is injected. This detection and adjustment may be done in the front end of the transmission chain so as to avoid reliance on a baseband processor. Use of such analog predistortion helps maintain desired linear operation over the large bandwidths of emerging wireless communication standards.

[0026] Before addressing exemplary aspects of the present disclosure, a brief overview of a transceiver and possible sources of phase distortion that negatively impacts performance are provided with reference to Figures 1A and IB. A discussion of exemplary aspects of the present disclosure begins below with reference to Figure 2.

[0027] In this regard, Figure 1A illustrates a transceiver 100 having a transmission chain 102 and a receiver chain 104 that share an antenna 106 and a switch 108. Additional common elements may include a baseband processor (BBP) 110 and/or an intermediate frequency (IF) processor 112. Signals to be transmitted are generated in the BBP 110 and passed to the IF processor 112, which upconverts the baseband frequency to an IF signal. The IF signal may be amplified by a preamplifier stage 114. The amplified IF signal may be filtered by a filter stage 116, which may also interoperate with an oscillator 118 to upconvert to a radio frequency (RF) signal. The filter stage 116 may apply additional filtering to the RF signal. The RF signal may then be amplified by a power amplifier stage 120, which may include a driver stage, an output stage, and/or an intermediate stage (not shown). The amplified RF signal may be passed to the switch 108 for transmission through the antenna 106. In an exemplary aspect, the switch 108 may be a duplexer or the like.

[0028] The antenna 106 may also receive RF signals. Such received signals are passed to the switch 108, which passes the received RF signals to a low noise amplifier (LNA) 122. The amplified signals are passed to a filter stage 124, which filters the received signal and interoperates with an oscillator 126 to downcovert the RF signal to an IF signal. The oscillator 126 may be the same as the oscillator 118. The filter stage 124 may filter the IF signal as well before passing the IF signal to an IF amplifier 128, which amplifies the IF signal before passing the amplified IF signal to the IF processor 112, which downconverts the signal to a baseband signal, which is processed by the BBP 110. [0029] It should be appreciated that other combinations of elements may also be used to form a transmission chain and the elements in Figure 1A are intended to illustrate a context for the present disclosure and not limit the claimed aspects. For example, a transmission chain may eliminate the use of IF signals without departing from the scope of the present disclosure. As another readily contemplated aspect, the IF processor 112 and the BBP 110 may be combined.

[0030] To provide desired operation, the elements of the transmission chain 102 should have a generally linear operation profile. However, many of these elements are not linear over large frequency ranges. With the advent of large bandwidth operating ranges in new generations of cellular standards, providing linearity over the entire frequency range and/or power range is increasingly difficult. This difficulty is particularly true for power amplifiers, which may introduce phase distortion over a portion of the power range as illustrated in Figure IB. Specifically, Figure IB illustrates graph 150, which shows the overall phase characteristic with exemplary phase distortion at large power levels. That is, at power levels below Pss, the phase is relatively flat as shown by line segment 152. However, at power levels above Pss, extending up to Pmax, the phase begins to delay as shown by line segment 154. Line segment 156 shows a needed correction to return to linear operation.

[0031] While some linearity may be provided by increasing current to the power amplifier to operate as a class- AB amplifier, this increased current use degrades overall efficiency of the power amplifier. Another option is the concept of digital predistortion. Such digital predistortion occurs in the BBP 110 and may require complex interoperation with the power amplifiers 114, 120. Alternatively, the BBP 110 may include extensive tables with various operating parameters and the desired predistortion values based on the numerous operating parameters. As the bandwidths in question become larger in new wireless standards, existing solutions become less effective and provide opportunities for innovation.

[0032] Exemplary aspects of the present disclosure contemplate analog predistortion of the phase using an open loop feedback circuit that minimizes delay between measuring the phase distortion and correction. A high-level block diagram of this solution is provided in Figure 2. Additional details are provided in subsequent Figures.

[0033] With reference to Figure 2, a transmission chain 200 is shown. Particularly, a power amplifier stage 202 is shown that amplifies an RF signal received at an input 204 before passing the amplified signal to an antenna (not shown) from an output 206. It should be appreciated that input 204 and output 206 may be considered nodes, although such terminology is not generally used for these elements in the present disclosure. While input 204 and output 206 are shown as single ended, it should be appreciated that these could be differential without departing from the scope of the present disclosure. For ease in explanation, subsequent examples will also use single-ended architectures with the understanding that differential or quadrature could be used as needed or desired.

[0034] The power amplifier stage 202 may include one or more sub-stages such as a driver stage 202 A and an output stage 202B. The power amplifier stage 202 receives a bias signal from a bias circuit 208. A detection and alignment circuit 210 may be associated with the power amplifier stage 202 to detect a phase of signals. The detection and alignment circuit 210 may communicate with an amplitude modulation (AM)-to- phase modulation (PM) (AM-PM) predistortion circuit 212. The AM-PM predistortion circuit 212 is expected to be an analog circuit and thus may be represented by an acronym APD. The AM-PM predistortion circuit 212 may interoperate with a digital controller 214 as explained in greater detail below. Based on communication from the detection and alignment circuit 210, the AM-PM predistortion circuit 212 injects a correction signal to compensate for phase distortion. As explained in greater detail below, the correction signal may be a phase advance correction signal or a phase delay correction signal. Collectively, the detection and alignment circuit 210 with the AM-PM predistortion circuit 212 form an open-loop feed forward analog predistortion phase correction block that will work with a bias circuit to set a quiescent point of the AM-PM predistortion circuit 212 such that either a phase advance or a phase delay correction is generated.

[0035] Depending on the structure of the power amplifier stage 202, the precise placement of the detection and alignment circuit 210 and the place where the correction signal is injected may be varied as better seen in Figure 3. In this regard, Figure 3 illustrates a transmission chain 300 where the power amplifier stage 202 has been expanded to show more explicitly the driver stage 202 A and the output stage 202B. In a first exemplary aspect, a detection and alignment circuit 302 A may be positioned at the input 204. In a second exemplary aspect, a detection and alignment circuit 302B may be positioned at a node 304 between the driver stage 202 A and the output stage 202B. In a third exemplary aspect, a detection and alignment circuit 303C may be positioned at the output 206.

[0036] While any of the three positions (204, 206, 304) noted may be used, and in some cases, multiple positions may be used concurrently (as explained below with reference to, for example, Figures 4 or 5), it is expected that the position at the node 304 will perform better than the other aspects. Positioning the detection and alignment circuit 302 A at the input 204 may result in too little swing in the power to provide enough differentiation on which to make correction decisions. In contrast, positioning the detection and alignment circuit 302C at the output 206 may have too much power present, which results in excessive power consumption in the AM-PM predistortion circuit 212. Accordingly, positioning the detection and alignment circuit 302B at the node 304 may have some advantages over the other two locations.

[0037] In addition to placement of the detection and alignment circuit 302 A, 302B, 302C at various positions, injection of the correction signal may occur at the input 204 or at the node 304. While it is conceptually possible to correct at the output 206 (as suggested, for example, in Figure 2), such correction is likely to consume excess power and be less efficient than at the input 204 or the node 304.

[0038] As noted above, it is possible that there may be multiple sensing positions, possibly working in conjunction with multiple predistortion circuits. For example, a transmission chain 400, illustrated in Figure 4, may include a first AM-PM predistortion circuit 412A working with a detection and alignment circuit 302B at the node 304. A second detection and alignment circuit 302C at the output 206 may provide additional information to the first AM-PM predistortion circuit 412A and/or provide the additional information to an optional second AM-PM predistortion circuit 412B. The second AM- PM predistortion circuit 412B may inject the correction signal at the output 206. In this arrangement, coarse adjustments may be made by the first AM-PM predistortion circuit 412A and fine adjustments made by the second AM-PM predistortion circuit 412B. While not shown in Figure 4, the detection and alignment circuit 302A may be associated with a third AM-PM predistortion circuit and inject a correction signal at the input 204. In any case where there are multiple correction signals being injected, there may be communication between the AM-PM predistortion circuits so that the correction signals do not fight each other.

[0039] Figure 5 illustrates a transmission chain 500 which is provided to show that exemplary aspects of the present disclosure may work in hybrid systems where part of the transmission chain is digital and part of the transmission chain is analog. Specifically, a first portion 502 of the transmission chain 500 may be implemented in a complementary metal oxide semiconductor (CMOS) (bulk or silicon on insulator) die while a second portion 504 of the transmission chain 500 may be implemented in a gallium arsenide (GaAs) die. In an exemplary aspect, the driver stage 202A, the bias circuit 208, the digital controller 214, the detection and alignment circuit 302B, and the first AM-PM predistortion circuit 412A are provided in the first portion 502, while the output stage 202B is in the second portion 504. Optionally, a second detection and alignment circuit 302C and a second AM-PM predistortion circuit 412B may be present in the second portion 504. Note that there is no digital control for the second AM-PM predistortion circuit 412B in this implementation. Note further that the lack of a digital controller for the second AM-PM predistortion circuit 412B makes it harder to control and correspondingly more difficult to deploy and as such, it is possible that the detection and alignment circuit 302C and the second AM-PM predistortion circuit 412B may be omitted.

[0040] While Figure IB contemplates a single sort of inflection in the phase, the real world is not necessarily so neat and there may instances where, as power changes, the phase distortion may change from a phase advance to a phase delay or vice versa. The former possibility is illustrated in Figure 6. Specifically, a graph 600 shows with a line segment 602 how a phase may be linear below power Pss, but between power Pss and power Pchange a phase advance is present as shown by line segment 604. Finally, above power Pchange, a phase delay may be present as shown by line segment 606. The corresponding required predistortions are shown by line segments 608 and 610. Providing compensation in such instances where compensation is needed in both advance and delay directions may be done with two predistortion circuits as better illustrated in Figure 7.

[0041] In this regard, Figure 7 shows a transmission chain 700 with a first detection and alignment circuit 702 and a second detection and alignment circuit 704. The first detection and alignment circuit 702 is coupled to a first AM-PM predistortion circuit 706, and the second detection and alignment circuit 704 is coupled to a second AM-PM predistortion circuit 708. While Figure 7 shows the detection and alignment circuits 702, 704 positioned at the output 206, it should be appreciated that they may be positioned at the input 204, between the stages of the power amplifier stage 202, or at the output 206.

[0042] While a variety of options exist to implement any of the AM-PM predistortion circuits of the present disclosure, a device having a non-linear capacitance that varies as a function of voltage provides a ready solution. Further, the device may have a nonlinear variation with a flat portion and a monotonic increase (or a monotonic decrease) in capacitance. A varactor is one such device. Figure 8 shows graphs 800A and 800B of the capacitance as a function of voltage.

[0043] In particular, graph 800A shows a varactor having a first quiescent point 802 at a relatively low capacitance. As the voltage changes around the quiescent point 802 (shown generally at 804), the capacitance will remain flat or, if a threshold 806 is exceeded, capacitance increases, which allows a phase delay correction signal to be generated.

[0044] In contrast, as shown in graph 800B, the varactor may have a relatively high quiescent point 808. As the voltage changes around the quiescent point 808 (shown generally at 810), the capacitance will remain flat or, if a threshold 812 is passed, capacitance decreases, which allows a phase advance correction signal to be generated. The quiescent point may be set by the digital controller 214.

[0045] Figure 9 shows a transmission chain 900 having a varactor 902 being used as an AM-PM predistortion circuit 212. The detection and alignment circuit 210 reports a sensed output signal to the digital controller 214, which may use a look-up table (LUT) stored in memory 904 to determine a voltage signal (Vampm) to send to the varactor 902 so that a phase correction signal may be provided to the power amplifier stage 202. While Figure 9 shows the detection and alignment circuit 210 positioned at the output 206, it should be appreciated that it may be positioned at the input 204, between the stages of the power amplifier stage 202, or at the output 206.

[0046] One way to implement a varactor is through an N-type field effect transistor (FET) (NFET). Further, it should be appreciated that multiple varactors may be used and switched on or off depending on a mode of operation. For example, depending on 4G or 5G may change a varactor size. Likewise, changing between a power level, frequency, or other parameter may be optimized by changing varactors. A simplified switching system using NFET varactors is illustrated in Figure 10.

[0047] In this regard, Figure 10 shows a transmission chain 1000 that has a plurality of varactors 1002(l)-1002(N) operating as the AM-PM predistortion circuit 212. Each varactor 1002(l)-1002(N) may have an associated switch 1004(l)-1004(N) that allows the digital controller 214 to turn on and off a given varactor 1002(1 )-1002(N). Alternatively, some varactors 1002(l)-1002(N) may always be active. Additional control over the varactors 1002(l)-1002(N) may be provided by a filter resistor 1006 and a capacitor 1008. Selective use of varactors in this fashion allows different varactors to provide phase delays and others to provide phase advancements. Combining the varactors 1002(l)-1002(N) in various combinations may allow the precise phase adjustment to be selected. The digital controller 214 may consult the LUT in the memory 904 relative to the signal from the detection and alignment circuit 210 and select appropriate commands to open and close the switches 1004(l)-1004(N) as needed to meet the desired adjustment. While Figure 10 shows the detection and alignment circuit 210 positioned at the output 206, it should be appreciated that it may be positioned at input 204, between the stages of the power amplifier stage 202, or at the output 206.

[0048] Instead of using switches 1004(l)-1004(N), the varactors may be individually controlled as better seen in Figure 11. In this regard, Figure 11 shows a transmission chain 1100 that has independent varactors 1102(l)-l 102(N). Each varactor 1102(1)- 1102(N) has an associated filter resistor 1104(l)-l 104(N) and capacitor 1106(1)- 1106(N). The digital controller 214 may generate individual control signals (Vampml- VampmN). If the control signal is low, the varactor 1102(1 )-l 102(N) does not turn on, and does not contribute to the correction signal. Selective use of varactors in this fashion allows different varactors to provide phase delays and others to provide phase advancements. Combining the varactors in various combinations may allow the precise phase adjustment to be selected. The digital controller 214 may consult the LUT in the memory 904 relative to the signal from the detection and alignment circuit 210 and select appropriate commands to activate or deactivate different varactors 1102(1)-1102(N) as needed to meet the desired adjustment. While Figure 11 shows the detection and alignment circuit 210 positioned at the output 206, it should be appreciated that it may be positioned at input 204, between the stages of the power amplifier stage 202, or at the output 206.

[0049] The digital controller 214 may use not just the signal from the detection and alignment circuit 210, but may also consider other parameters such as Vcc, frequency, power mode, temperature, cellular mode (e.g., 4G vs. 5G), or the like.

[0050] Note also that a given varactor in any of the above aspects may be turned off by moving the quiescent point so that changes in the voltage do not trigger the thresholds 806, 812.

[0051] It should further be appreciated that AM-PM correction according to exemplary aspects of the present disclosure does not necessarily affect other parameters or metrics of the power amplifier stage 202. Thus, as shown in Figure 12, a first graph 1200 shows that AM-PM predistortion does not affect AM-AM attributes while the second graph 1202 shows how the same AM-PM predistortion affects the output phase. Such orthogonality will be relevant in any AM-AM predistortion schemes.

[0052] The previous description of the disclosure is provided to enable any person skilled in the art to make or use the disclosure. Various modifications to the disclosure will be readily apparent to those skilled in the art, and the generic principles defined herein may be applied to other variations. Thus, the disclosure is not intended to be limited to the examples and designs described herein but is to be accorded the widest scope consistent with the principles and novel features disclosed herein.