Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
POWER SUPPLY CIRCUIT FOR A DATA PROCESSOR
Document Type and Number:
WIPO Patent Application WO/1980/000505
Kind Code:
A1
Abstract:
In order to extend battery life when batteries are used and to conserve energy when commercial power is used, it is highly desirable that power not be applied to a data processor when it is not operating. A power supply in accordance with the present invention includes a power-up and supply subcircuit (100) that applies power to an associated data processor (500) when a data input circuit (700) is operated to select a particular operation of the processor. When the processor completes its operation, it provides an output signal to a power-down subcircuit (200) of the power supply which then removes power from the processor.

Inventors:
KUTZAVITCH W (US)
CHRISTIAN R (US)
Application Number:
PCT/US1979/000618
Publication Date:
March 20, 1980
Filing Date:
August 13, 1979
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
WESTERN ELECTRIC CO (US)
International Classes:
G06F1/32; (IPC1-7): G05F3/00; G05F5/00
Foreign References:
US3941989A1976-03-02
US3774164A1973-11-20
US3535560A1970-10-20
US4151611A1979-04-24
US4158230A1979-06-12
US3956740A1976-05-11
US3736569A1973-05-29
US3855577A1974-12-17
Download PDF:
Claims:
Claims
1. A power supply for a data processor (500) having one or more data input ports (K1K8) to which a data input circuit (700) is connected, the power supply circuit including a first subcircuit (100) having an operate state in which it applies power from a power source (400) to the processor and a standby state in which it applies no power to the processor, CHARACTERIZED IN THAT the first subcircuit (100) is connected to the data input circuit (700) and when in the the standby state responds to the operation of the data input circuit by changing to the operate state, the first subcircuit being returned to the standby state responsive to an output from the processor indicating that the processor has completed its operation.
2. The power supply circuit as defined in claim 1 CHARACTERIZED IN THAT the first subcircuit (100) includes a latching circuit (110) that is turned off responsive to an output from the processor (500) indicating that the processor has completed its operation and when turned off isolates the power source (400) from the processor, and is latched on responsive to the operation of the data input circuit (700) and when turned on supplies regulated power to the processor.
3. The power supply circuit as defined in claim 2 CHARACTERIZED IN THAT the operation of the data input circuit (700) completes a path from the latching circuit (110) to a point that is essentially at a common reference potential when the first subcircuit is in the standby state.
4. The power supply circuit as defined in claim 3 CHARACTERIZED IN THAT OM the first subcircuit (100) comprises a power up and processor voltage supply circuit and the power supply circuit also includes a power down subcircuit (200) that responds to the output from the processor (500) indicating that the processor has _ completed its operation by turning off the latching circuit (110) .
5. The power circuit as defined in claim 1 CHARACTERIZED IN THAT the operation of the data input circuit (700) completes a conductive path from the first subcircuit (100) through the data input circuit to at least one data input port (K1K8) of the processor (500) and through the processor to •a point (J3) that is at essentially a common reference potential when the first subcircuit is in the standby state.
6. The power supply circuit as defined in claim 5 CHARACTERIZED IN THAT the data input circuit (700) includes a keyboard operated switch array having a common conductive path to which the first subcircuit is connected, the operation of any keyboard switch completing a conductive path from the common path to a selected input port (K1K8) of the processor.
7. The power supply circuit as defined in claim 5 CHARACTERIZED IN THAT the path completed by the operation of the data input circuit (700) extends from the input port (K1K8) of the processor, through an input protection diode connected to the port, to a supply voltage port (VDD) of the processor, the supply voltage port being connected to a junction (J3) of the first subcircuit (100) that is essentially at a common reference potential when the first subcircuit is in the standby state.
8. The power supply circuit as defined TUREATT OMPI A, in claim 7 CHARACTERIZED IN THAT the first subcircuit (100) includes a latching circuit (110) that is turned off responsive to the output from the processor (500) indicating that the processor has completed its operation and when turned off isolates the power source (400) from the processor, and is latched on responsive to the operation, of the data input circuit (700) and when turned on supplies regulated power to the processor.
9. The power supply circuit as defined in claim 1 further CHARACTERIZED IN THAT a second subcircuit (300) for providing power to a volatile memory (600) operating in conjunction with the processor (500) , the second subcircuit providing sufficient power to sustain the memory but not enough power to operate the memory when the first subcircuit (100) is in the standby state, the first subcircuit when in the operate state increasing the power provided to the memory by the second subcircuit to a level to enable operation of the memory.
10. The power supply circuit as defined in claim 9 CHARACTERIZED IN THAT the second subcircuit (300) continuously provides a constant regulated voltage to the memory (600) , the second subcircuit providing just sufficient current to sustain the memory but not enough current to operate the memory when the first subcircuit (100) is in the standby state, the first subcircuit when in the operate state increasing the current provided by the second subcircuit to a level to enable operation of the memory. '.
11. The power supply circuit as defined in claim 10 CHARACTERIZED IN THAT the first subcircuit (100) includes a BΪJRtA OMPI latching circuit (110) that is turned off responsive to an output from the processor (500) indicating that the processor has completed its operation and when turned off isolates the power source (400) from the processor, and is latched on responsive to the operation of the data input circuit (700) and when turned on supplies regulated power to the processor and increases the current provided by the second subcircuit (300) to the memory (600) . BUREATT OMPI... A, WIPO .yi.
Description:
POWER SUPPLY CIRCUIT FOR A DATA PROCESSOR

This invention relates to a power supply for a data processor having one or more data input ports to which- a data input circuit is connected, the power supply circuit including a first subcircuit having an operate state in which it applies power from a power source to the processor and a standby state in which it applies no power to the processor. Microprocessors are coming into increasing widespread use in many products. They are presently being used in such diverse products as calculators, microwave ovens, and automatic dialing telephones. In addition, microprocessors presently available are low power devices and therefore can be powered off of either a battery or commercial power. However, in order to extend battery life when batteries are used and to conserve energy when commercial power is used, it is highly desirable that power not be applied to the processor when it is not operating. One common approach to dealing with this problem is to apply power to and remove power from the processor by an on/off switch. The drawback of this solution is that the user may become distracted and forget to turn the power off. Furthermore, for some uses, the processor is operated on an intermittent basis. It then becomes inconvenient, if not a nuisance, to be constantly using the on/off switch to apply power to and remove power from the processor.

This problem of extending battery life and conserving energy becomes even more difficult and also more important when the processor operates in conjunction with a volatile memory in which information is stored that needs to be retained between operations of the processor. Power then needs to be continuously applied to the memory. The foregoing problem is solved according to the invention in a power supply characterized in that ■the first subcircuit is connected to the data input circuit and when in the standby state responds to the operation of " the data input circuit by changing to the

operate state , the fir st subcircui t being returned to the standby state responsive to an output from the processor indicating that the processor has completed its operation. FIG. 1 is a block diagram showing the interaction of a power supply circuit in accordance with the present invention with a data input circuit, a data processor, and a volatile memory; and

FIGS. 2 and 3 are a schematic circuit diagram of the power supply circuit and its interconnection with the data input circuit., processor, and memory.

Briefly, in this invention the on/off switch is eliminated and the power supply circuit is arranged so that when the processor is not in operation, the power supply applies no power to the processor, but that it powers up and applies power to the processor in response to any input to the processor that calls for operation of the processor. Furthermore, when the processor is not in operation, the power supply circuit provides sufficient power to sustain the memory, but insufficient power to operate the memory. Then when an operate input to the processor occurs, at the same time that the power supply circuit applies power to the processor, the power supply circuit increases the power provided to the memory to a level sufficient to operate the memory. When the processor has completed its operation, it provides an output to the power supply circuit. The power supply circuit responds to this output by removing power from the processor and again only providing sufficient power to the memory to sustain it.

Referring to the block diagram of FIG. 1, a power supply circuit in accordance with the present invention includes a power up and processor supply subcircuit 100, hereinafter referred to as the processor supply subcircuit, a power down subcircuit 200, and a voltage reference and memory supply subcircuit 300, hereinafter referred to as the memory supply subcircuit. The power supply circuit is

connected to a power source 400 and provides regulated d.c. voltage to a data processor 500, such as the CMOS microprocessor of Texas Instruments, Incorporated, identified as the TMS 1000NL. However, the term data processor as used herein is intended to include both stored program control and fixed logic. The power supply circuit also provides regulated d.c. voltage to a volatile memory 600, such as the CMOS random access memory of INTEL, Incorporated, identified as the 5101 L, the memory being connected to the processor 500. A data input circuit 700, such as a keyboard actuated switch array, is used to both select particular operations of the processor 500 and input information to the memory 600.

When the data processor 500 is not operating, the processor supply subcircuit 100 is in a standby state in which it provides no power to the.processor. The memory supply subcircuit 300 continuously provides a constant regulated voltage to the memory 600, but when the processor supply circuit 100 is in the standby state, the memory supply subcircuit provides sufficient current to sustain the memory but not enough current to operate the memory.

Operation of the data input circuit 700 completes a path from the power source 400 through the processor supply subcircuit 100, through a path between the processor supply subcircuit and the data input circuit, through the data input circuit, through a path between the data input circuit and the data processor 500, through the data processor, and through a return path to the processor supply subcircuit. Completion of this path causes the processor supply subcircuit 100 to change to an operate state. In this state, the processor supply subcircuit 100 provides power to the data processor 500 and the return path from the data processor to the processor supply subcircuit becomes a regulated voltage supply path from the processor supply subcircuit to the data processor. The • processor supply subcircuit 100, when in the operate state, also increases the current provided by the memory supply subcircuit 300 to a level sufficient to operate the memory

_OiYLPI WIPO

600. Consequently, the processor 500 can now retrieve data from and store data in the memory 600.

When the processor 500 completes its operation, it provides an output signal to the power down subcircuit 200. The power down subcircuit 200 responds to this signal by causing the processor supply subcircuit 100 to return to the standby state. Thus, it again provides no power to the processor 500 and reduces the- current provided by the memory supply subcircuit 300 to a level just sufficient to maintain the memory 600.

Referring now to FIGS. 2 and 3 of the drawing, the processor supply subcircuit 100 includes a latching circuit 110 comprising a pair of transistors Ql and Q2 of opposite type. The transistor .Ql, a PNP type transistor, has its emitter connected to the supply voltage potential of the power source 400. The power source 400 consists of a battery 410, and positive battery serves as the supply voltage potential while negative battery serves as the reference voltage potential. The base of transistor Ql is connected through a resistor Rl to a lead LI that connects the processor supply subcircuit 100 to the data input circuit 700, and a zener diode Zl connected between the output side of resistor Rl and the emitter of transistor Ql provides static discharge protection for the transistor. In addition, a resistor R2 connected across the base and emitter of transistor Ql provides a shunt path for leakage current.

The collector of transistor Ql is connected through a resistor R3 to a junction Jl. The junction Jl is connected by a diode Dl to a junction J2 of the memory supply subcircuit 300. The junction Jl is also connected to the base of transistor Q2. The base is, in turn, connected through a capacitor Cl to negative battery, a discharge resistor R4 being connected in parallel with the capacitor.

Transistor Q2, a NPN type transistor, has its collector connected to the base of transistor Ql. The emitter of transistor Q2 is connected through a junction J3

to a lead L2 that connects the processor supply subcircuit 100 to a supply voltage port V QD of the data processor 500. The junction J3 is also connected by a capacitor C2 to negative battery, a discharge resistor R5 being connected in parallel with this capacitor.

The power down subcircuit 200 comprises a transistor Q3 having its collector-emitter path essentially connected between junction Jl of the processor supply subcircuit 100 and negative battery. The base of transistor Q3 is connected through a resistor R6 to a lead L3 that connects the power down subcircuit 200 to an output port 07 of the data processor 500. The base of transistor Q3 is also connected by a resistor R7 to negative battery. The memory supply subcircuit 300 comprises a. current limiting resistor R8 connected in series with a zener diode Z2 across the battery 410. The diode Z2 serves as the voltage reference for the power supply circuit, and the base of a transistor Q4 is connected to the junction J2 between the resistor R8 and the diode. The collector of Q4 is connected to positive battery while the emitter of Q4 is connected to a lead L4 that connects the memory supply subcircuit 300 to a supply voltage port V cc of the memory 600. The emitter of transistor Q4 is also connected by a storage capacitor C3 to negative battery. The data processor 500 includes a plurality of input ports identified as Kl, K2, K4 and K8 that are respectfully connected by individual input protection diode pairs PDl, PD2, PD4, and PD8 to the supply voltage port V DD . The processor 500 also includes reference voltage port gg connected by a lead L5 to negative battery of the power supply circuit. Aside from the output port 07 referred to above, the other ports of the processor 500, which interconnect with ports of the memory 600 and with the data input circuit 700, are not of interest with respect to the present invention and therefore need not be further described. Similarly, the only ports of interest in the memory 600 are the supply voltage port V cc previously mentioned and a reference voltage port GND which

is connected by a lead L6 to negative battery of the power supply circuit.

The data input circuit 700 comprises a keyboard operated switch array having a common conductive path CC connected to the lead LI. Operation of the keyboard results in the common conductive path CC being moved into engagement with an individual pair of contacts to complete a conductive path between the contacts. One contact of each pair of contacts is connected to one of the input ports K1-K8 of the data processor 500. The other contact of each pair of contacts is connected to other ports of the processor. Description of Operation

When the processor 500 is not operating, the processor supply subcircuit 100 is in the standby state in that Ql and Q2 are turned off and consequently no power is applied to the processor. Power is however applied i^o the memory 600 by transistor Q4 which remains on all the time that the battery 410 is connected /to the power supply circuit. The transistor Q4 serves as a simple series transistor regulator with zener diode Z2 as a voltage reference of the regulator, and the emitter of transistor Q4 provides the regulated supply output to the supply voltage port Vςς of the memory 600 via lead L4. The zener diode Z2 advantageously provides a reference voltage that is high relative to the voltage necessary to sustain the memory 600. Consequently, when it is necessary to replace the battery 410, the charge on storage capacitor C3 is then sufficient to sustain the memory for the period of time that it takes to install a new battery. However, the resistor R8 is selected to have a very high resistance and thereby provide a very high impedance across the base and collector of transistor Q4. As a result, only the level of current needed to prevent loss of data stored in the memory 600 is applied. In addition, diode Dl isolates the memory supply subcircuit 300 from the processor supply subcircuit 100. It is therefore seen that very little power is consumed when the processor 500 is not operating.

OMP

- A * --, wip

With the processor supply subcircuit 100 in the standby state, the operation of the data input circuit 700 initiates the operation of the processor 500. The engagement of the common conductive path CC with any of the associated pairs of contacts completes a path from the lead LI to one of the input ports K1-K8 of the processor 500. As described above, the emitter of transistor Ql is connected to positive battery, and the base of transistor Ql is connected through resistor Rl to the lead LI. In addition, each of the input ports K1-K8 is connected by an associated input protection diode pair PD1-PD8 to the supply voltage port V DD of the processor 500. Finally, the supply voltage port V DD is connected via lead L2 to the junction J3 which is connected by capacitor C2 to negative battery.

Since capacitor C2 is in a discharged condition when the processor supply subcircuit 100 is in the standby state, the junction J3 is essentially at negative battery potential and capacitor C2 starts to charge, drawing base current from transistor Ql. This base current results in the flow of collector current in transistor Ql which charges capacitor Cl and is fed into the base of transistor Q2 when the base voltage is reached. Transistor Q2 is therefore driven to turn on and it then draws base current out of transistor Ql, turning transistor Ql on harder.

This increases the collector current of transistor Ql which in turn drives transistor Q2 on harder. Thus, it is seen that transistors Ql and Q2 provided a latching circuit 110 that is activated by a small flow of base current in transistor Ql and, in turning on, changes the processor supply subcircuit 100 from the standby state to an operate state.

The emitter current of transistor Q2 charges capacitor C2 and, because of the gradual turn on of the transistor, the capacitor C2 is charged in a manner that provides a highly desirable, very smooth voltage rise ramp to the supply voltage port V DD of the processor 500. At the same time, the turning on of transistor Ql connects

resistor R3 and diode Dl in parallel with resistor R8 of the memory supply subcircuit 300. The resistor R3 is selected to have a very low resistance, and therefore the impedance across the collector and base of transistor Q4 is greatly reduced. Consequently, the current provided by transistor Q4 to the memory 600 is increased to the level necessary for its operation.

When a charge on capacitor C2 reaches the turn on voltage of the processor 500, the processor starts operating and responds to the contact closure in the data input circuit 700. Furthermore, when the contacts in the data input circuit 700 are subsequently released, because the latching circuit 110 is turned on, the processor supply subcircuit 100 continues to provide power to the processor 500. The capacitor Cl prevents any negative going transients generated by the battery 410 from turning off the- latching circuit 110.

Zener diode Z2, which serves as the voltage reference for the memory supply subcircuit 300, also ' serves in combination with the diode Dl as the voltage reference for the processor supply subcircuit 100. Thus, the regulated voltage provided by the emitter of transistor Q2 to the processor 500 is close to the regulated voltage provided by the emitter of Q4 to the memory 600. In addition to eliminating the possibility of a latch-up condition occurring between the processor and memory, the expense of an additional voltage reference zener diode and matching of tolerances is avoided.

When the data processor 500 completes its operation, it provides a high output at output port 07 which is applied through the lead L3 and resistor R6 to the base of transistor Q3 of the power down subcircuit 200. Transistor Q3 is thereby turned on and, because it connects the base of transistor Q2 to negative battery, it turns transistor Q2 off and discharges capacitor Cl. When transistor Q2 is turned off and the data input circuit 700 is not operated, transistor Ql is starved for base current and so it, too, is turned off. The processor supply

subcircuit 100 is thereby returned to the standby state and shunting resistor R3 is removed from across resistor R8 of the memory supply subcircuit 300 whereby the current provided to the memory 600 is again reduced to a level just sufficient to sustain the memory.

In addition, the supply voltage to the data processor 500 begins to fall at a rate determined by the processor current drain and the value of capacitor C2. The output port 07 remains high as long as the supply voltage remains above the minimum needed to operate the processor 500, and, thus, the charge on capacitor C2 smoothly falls to that level. Thereafter, the capacitor C2 is discharged through the resistor R5 to return the junction J3 to essentially negative battery potential. Similarly, while the processor supply subcircuit 100 is in the -standby state, resistor R4 assures that no charge builds up on capacitor Cl as a result of leakage current.

OMPI A- WIPO