Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
PROCESSOR HAVING INSTRUCTION SET WITH USER-DEFINED NON-LINEAR FUNCTIONS FOR DIGITAL PRE-DISTORTION (DPD) AND OTHER NON-LINEAR APPLICATIONS
Document Type and Number:
WIPO Patent Application WO/2013/063443
Kind Code:
A1
Abstract:
A processor is provided having an instruction set with user-defined non-linear functions for digital pre-distortion (DPD) and other non-linear applications. A signal processing function, such as DPD, is implemented in software by obtaining at least one software instruction that performs at least one non-linear function for an input value, x, wherein the at least one non-linear function comprises at least one user-specified parameter; in response to at least one of the software instructions for at least one non-linear function having at least one user-specified parameter, performing the following steps: invoking at least one functional unit that implements the at least one software instruction to apply the non-linear function to the input value, x; and generating an output corresponding to the non-linear function for the input value, x. The user-specified parameter can optionally be loaded from memory into at least one register.

Inventors:
AZADET KAMERAN (US)
YU MENG-LIN (US)
PINAULT STEVEN C (US)
WILLIAMS JOSEPH (US)
MOLINA ALBERT (ES)
Application Number:
PCT/US2012/062186
Publication Date:
May 02, 2013
Filing Date:
October 26, 2012
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
LSI CORP (US)
AZADET KAMERAN (US)
YU MENG-LIN (US)
PINAULT STEVEN C (US)
WILLIAMS JOSEPH (US)
MOLINA ALBERT (ES)
International Classes:
H04L25/02
Domestic Patent References:
WO2011058843A12011-05-19
Foreign References:
US6801086B12004-10-05
KR20050064485A2005-06-29
US20080095265A12008-04-24
US20110059710A12011-03-10
US20050001675A12005-01-06
US20110025414A12011-02-03
Other References:
See also references of EP 2772032A4
Attorney, Agent or Firm:
MASON, Kevin, M. et al. (Mason & Lewis LLP,1300 Post Road-Suite 20, Fairfield CT, US)
Download PDF:
Claims:
We claim:

1. A method performed by a processor for implementing a signal processing function in software, comprising:

obtaining at least one software instruction that performs at least one non-linear function for an input value, x, wherein said at least one non-linear function comprises at least one u er- specified parameter;

in response to at least one of said software instructions for at least one non-linear function having at least one user-specified parameter, performing the following steps:

invoking at least one functional unit that implements said at least one software instruction to apply said non-linear function to said input value, x; and

generating an output corresponding to said non-linear function for said input value, x.

2. The method of claim 1, wherein said signal processing function comprises digital pre-distortion.

3. The method of claim 1, further comprising the step of loading said at least one user-specified parameter from memory into at least one register.

4. The method of claim 1, wherein said user- specified parameter comprises a lookup table storing values of said non-linear function for a finite number of input values. 5. The method of claim 4, wherein said user-specified parameter comprises one or more coefficients employed by said non-linear function to perform polynomial inteipolation between entries of said look-up table.

6. The method of claim 1, wherein said processor comprises a vector processor.

7. The method of claim 1, wherein said input value, x, comprises a vector and wherein said output comprises a vector.

8. A processor configured to implement a signal processing function in software, comprising:

a memory; and

at least one hardware device, coupled to the memory, operative to: obtain at least one software instruction that performs at least one non-linear function for an input value, x, wherein said at least one non-linear function comprises at least one user-specified parameter;

in response to at least one of said software instructions for at least one non-linear function having at least one user-specified parameter, performing the following:

invoke at least one functional unit that implements said at least one software instruction to apply said non-linear function to said input value, x; and

generate an output corresponding to said non-linear function for said input value, x.

9. The processor of claim 8, wherein said signal processing function comprises digital pre-distortion.

10. The processor of claim 8, wherein said at least one hardware device is further configured to load said at least one user-specified parameter from memory into at least one register. 11. The processor of claim 8, wherein said user-specified parameter comprises a lookup table storing values of said non-linear function for a finite number of input values.

12. The processor of claim 11, wherein said user-specified parameter comprises one or more coefficients employed by said non-linear function to perform polynomial interpolation between entries of said look-up table.

13. The processor of claim 8, wherein said processor comprises a vector processor.

14. The processor of claim 8, wherein said input value, x, comprises a vector wherein said output comprises a vector.

15. A method performed by a processor for implementing digital pre-distortion in software, comprising:

obtaining at least one software instruction that performs at least one non-linear function for an input value, x, wherein said at least one non-linear function comprises at least one user-specified parameter;

in response to at least one of said software instructions for at least one non-linear function having at least one user-specified parameter, performing the following steps:

invoking at least one functional unit that implements said at least one software instruction to apply said non-linear function to said input value, x; and

generating an output corresponding to said non-linear function for said input value, x.

16. The method of claim 15, further comprising the step of loading said at least one user-specified parameter from memory into at least one register.

17. The method of claim 15, wherein said user-specified parameter comprises a lookup table storing values of said non-linear function for a finite number of input values. 18. The method of claim 17, wherein said user-specified parameter comprises one or more coefficients employed by said non-linear function to perform polynomial interpolation between entries of said look-up table.

39. The method of claim 15, wherein said processor comprises a vector processor.

20. The method of claim 15, wherein said input value, x, comprises a vector and wherein said output comprises a vector.

Description:
PROCESSOR HAVING ., NSTRUCTION . SET . WITH USER-DEFINED NON-LINEAR FUNCTIONS FOR DIGITAL . PRE-DISTORTION (DPP)

AND OTHER NON-LINEAR APPLICATIONS

Cross-Reference to Related Applications

The present application claims priority to United States Patent Provisional Application Serial No. 61/552,242, filed October 27. 2011 , entitled "Software Digital Front End (SoftDFE) Signal Processing and Digital Radio," incorporated by reference herein.

Field of the Invention

The present invention is related to digital signal processing techniques and, more particularly, to techniques for evaluating user-defined non-linear functions. Background of the Invention

Digital pre-distortion (DPD) is a technique used to linearize a power amplifier in a transmitter to improve the efficiency of the power amplifier. A power amplifier in a transmitter typically must be substantially linear, so that a signal is accurately reproduced. Compression of the input signal or a non-linear relationship between the input signal and output signal causes the output signal spectrum to spill over into adjacent channels, causing interference. This effect is commonly referred to as spectral re-growth.

A digital pre-distortion circuit inversely models the gain and phase characteristics of the power amplifier and, when combined with the amplifier, produces an overall system that is more linear and reduces distortion that would otherwise be caused by the power amplifier. An inverse distortion is introduced into the input of the amplifier, thereby reducing any non-l inearity the amplifier might otherwise have.

Digital pre-distortion is typically implemented using hardwired logic due to the high sampling rates. While such hardware-based DPD techniques effectively linearize a power amplifier, they suffer from a number of limitations, which if overcome, could further improve the efficiency and flexibility of DPD circuits, For example, existing hardware-based DPD techniques kick flexibility and it is expensive, time consuming and challenging to modify the DPD design for a new RF design. Digital pre-distortion and other non-linear applications must often process one or more non-linear functions that include one or more parameters specified by a user, such as filter coefficient values or values from a look-up table. A need therefore exists for a processor having an instruction set with one or more user-defined non-linear functions for digital pre-disfortion (DPD) and other non-linear applications to enable, for example, a high performance software implementation, of DPD.

Summary of the Invention

Generally, a processor is provided having an instruction set with user-defined non-linear functions for digital pre-distortion (DPD) and other non-linear applications. According to one aspect of the invention, a signal processing function, such as DPD, is implemented in software by obtaining at least one software instruction that performs at least one non-linear function for an input value, x, wherein the at least one non-linear function comprises at least one user-specified parameter; in response to at least one of the software instructions for at least one non-linear function having at least one user-specified parameter, performing the following steps: invoking at least one functional unit that implements the at least one software instruction to apply the non-linear function to the input value, x; and generating an output corresponding to the non-linear function for the input value, x.

In addition, the user-specified parameter can optionally be loaded from memory into at least one register. The user-specified parameter may comprise a look-up table storing values of the non-linear function for a finite number of input values. The user-specified parameter may comprise one or more coefficients employed by the non-linear function to perform polynomial interpolation between entries of the look-up table.

A more complete understanding of the present invention, as well as further features and advantages of the present invention, will be obtained by reference to the following detailed description and drawings.

Brief Description of the Drawings

FIG, I illustrates portions of an exemplary transmitter in which aspects of the present invention may be employed; FIG. 2 illustrates portions of an alternate exemplary transmitter in which aspects of the present invention ma be employed;

FiG. 3 illustrates exemplary pseudo code to implement a DPD function in software on a vector processor of 16 component vectors using a user-defined non- linear instruction f mi ;

FIGS. 4A and 4B are graphical illustrations of exemplary functional block diagrams;

FIG. 5A illustrates an individual user-defined non-linear function m> ; as a .function of x( n);

FIG. 5B illustrates an exemplary approximation of the individual user-defined non-linear function f m of FIG. 5A;

FIG. 6 illustrates a Taylor Sum computation block; and

FIG. 7 is a schematic block diagram of an exemplary vector-based digital processor that evaluates a user-defined non-linear function for one or more complex numbers simultaneously in accordance with an embodiment of the present invention.

Detailed Description

FIG. 1 illustrates portions of an exemplary transmitter 100 in which aspects of the present invention may be employed. As shown in FIG. 1 , the exemplary transmitter portion 100 comprises a channel filter and digital up conversion (DUC) stage 110, a crest factor reduction (CFR) stage 1.20, a digital prc-distortion (DPD) stage 130 and an. optional equalization and/or 1Q imbalance correction stage 140. Generally, the channel filter and digital up conversion stage 1 10 performs channel filtering using, for example finite impulse response (FIR) filters and digital up conversion to convert a digitized baseband signal to an intermediate frequency (IF). As indicated above, the crest factor reduction stage 120 limits the peak-to-average ralio (PAR) of the transmitted signal. The digital pre-distortion stage 1.30 linearizes the power amplifier to improve efficiency. The equalization stage 140 employs RF channel equalization to mitigate eh a nnei i tup ai rinetits .

According to one aspect of the invention, digital pre-distortion non-linear processing and other non-linear applications are performed in software on a processor having an instruction set with one or more user-defined non-linear functions for digital pre-distortion (DPD) and other non-linear applications. A user-defined non-linear instruction is used to compute a non-linear function having at least one parameter that: must be specified by a user, The user-defined non-linear instruction receives with an input scalar or vector and produces an output scalar or vector. In the event, of an input; vector, the output vector comprises output samples that are a non-linear function of the input samples.

While the present invention is illustrated in the context of digital pre-distortion. the present invention can be used for any non-linear application employing one or more user- defined non-linear functions.

The present invention can be applied in handsets, base stations and other network elements.

FIG. 2 illustrates portions of an alternate exemplary transmitter 200 in which aspects of the present invention may be employed. As shown in FIG. 2, the exemplary transmitter portion 200 comprises two pulse shaping and low pass filter (LPF) stages 210-1, 210- 2 and two digital up-eonverters 220- 1, 220-2 which process a complex signal I, Q. The exemplary transmitter portion 200 of FIG. 2 does not include the crest factor reduction stage 120 of FIG. 1, but a CFR stage could optionally be included. The complex input (I,Q) is then applied to a digital pre-distorter 230 of FIG. 2 and is the focus of the exemplary embodiment of the invention. The digital pre-distorter 230 of FIG. 2 is discussed further below, for example, in conjunction with FIGS. 3 and 4.

The output of the digital pre-distorter 230 is applied in parallel to two digital to analog converters (DACs) 240-1 , 240-2, and the analog signals are then processed by a quadrature modulation stage 250 that further up converts the signals to an RF signal.

The output 255 of the quadrature modulation stage 250 is applied to a power amplifier 260. such as a Doherty amplifier or a drain modulator, As indicated above, tfie digital pre-distorter 230 linearizes the power amplifier 260 to improve the efficiency of the power amplifier 260 by extending its linear range to higher transmit powers.

In a feedback path. 265, (he output of the power amplifier 260 is applied to an attenuator 270 before being applied to a demodulation stage 280 that down converts the signal to baseband. The down converted signal is applied to an analog to digital converter (ADC) 290 to digitize the signal. ' The digitized samples are then processed by a complex adaptive algorithm 295 that generates parameters w for the digital pre-distorter 230. The complex adaptive algorithm 295 is outside the scope of the present application. Known techniques can be employed to generate the parameters for the digital pre-distorter 230.

ofl : linear Filter Implementation of Digital Pre-D ' tsforter

A digital pre-distorter 230 can be implemented as a non-linear filter using a Volterra series model of non-linear systems. The Volterra series is a model for non-linear behavior in a similar manner to a Taylor series. The Volterra series differs from the Taylor series in its ability to capture " 'memory" effects. The Taylor series can be used to approximate the response of a non-linear system to a given input if the output of this system depends strictly on the input at that particular time. In the Volterra series, the output of the non-linear system depends on the input to the system at other times. Thus, the Volterra series allows the "memory" effect of devices to be captured.

Generally, a causal system with memory can be expressed as:

In addition, a weakly non-linear system without memory can be .modeled using a polynomial expression:

The Volterra series can be considered as a combination of the two:

j¾( = J --J h k (T i , ....,T k )x(t-T --At- )< J h....dT k in the discrete domain, the Volterra Series can be expressed as follows:

∑K

i =1 >·*(«)

The complexity of a Volterra series can grow exponentially making its use impractical in many common applications, such as DPD. Thus, a number of simplified models for non-linear systems have been proposed. For example, a memory polynomial is a commonly used model:

Another simplified model referred to as a Generalized Memory Polynomial

Model, can be expressed as follows (where M indicates the memory depth and indicates the polynomial order):

An equivalent expression of the Generalized Memory Polynomial with cross- products, can be expressed as follows:

where:

where f(x) is a non-linear function having one or more user-specified parameters assumed to be accelerated in accordance with an aspect of the invention using the user-defined non-linear instruction vec_ . nl, discussed below, it is noted that other basis functions other than xk for nonlinear decomposition are possible.

As discussed hereinafter, the user-defined non-linear instruction f m j can be processed, for example, by a vector processor. The f mJ is an m x / array of non-linear functions.

Each non-linear function can have a user-specified parameter, such a look-up table or coefficients. The look-up table can be a polynomial approximation of the user-defined nonlinear instruction f m l . As discussed further below in conjunction with FIG. 7, the look-up sable for each user-defined non-linear instruction f mJ in the x array can be stored in memory and loaded into a register associated with a functional unit when the instruction is processed by the processor. The input samples can then be evaluated on the individual non-linear instruction f m l in the m x / array.

FIG. 3 illustrates exemplary pseudo code 300 to implement a DPI ) function in software on a vector processor of 16 component vectors using a user-defined non-linear instruction f m of equation (1 ). The exemplary pseudo code 300 comprises a first portion 10 to compute a magnitude of the input x. i line 320, the look-up table for an individual non-linear instruction f m l in the m X / array can be loaded into a register. Thereafter, the exemplary pseudo code 300 comprises a portion 330 to implement equation (1) (e.g., input samples, perform a square operation on the samples, compute the nan- linear function and then multiply accumulate the result).

FIG, 4A is a graphical illustration of an exemplary functional block diagram 400 is used instead of |xj . As shown in FIG. 4A, the exemplary circuit 400 comprises a plurality of delay elements, such as delay elements 405- 1. through 405-5 to generate the x(n-m) term of equation (1) and delay elements 405-6 through 405-9 to generate the term of equation (2) by delaying the output of a squaring operation 410. In addition, the exemplary functional block diagram 400 comprises an array of functional units 420- 1, 1 through 420-4,4 that receive the appropriate term and implements equation (2). The exemplary functional block- diagram 400 also comprises a plurality of multipliers (x) that receive the appropriate x(n-m) term and multiply it with the output of the corresponding m,l functional unit 420. The outputs of the multiplication in each row are added by adders (+) 430 and the outputs of each adder 430 in a given row are summed by a corresponding adder 440 to generate the output y(ti).

FIG. 4B provides a graphical illustration 450 of an alternate exemplary functional block diagram 450 that implements equation (1) with a reduced number of multiply operations. As shown in F!G, 4B, lite exemplary circuit 450 comprises a plurality of delay elements, such as delay elements 455-1 through 455 -5 to generate the x(n-m) term of equation (I) and delay elements 455-7 through 455-9 to generate the U(» - if term of equation (2) by delaying the output of a squaring operation 460. In addition, the exemplary functional block diagram 450 comprises an array of functional units 470- 1 ,! through 470-4,4 that receive the appropriate

|Λ·(«- | * term and implements equation (2). Adders 480 compute the non-linear gains (sura of non-linear functions of magnitude of the input).

The exemplary functional block diagram 450 also comprises a plurality of inullipliers (x) 475 that receive the appropriate x(n-m) term and multiply it with the output of the summed output of a column of corresponding mi functional units 470. In (ins manner, the nonlinear gains from adders 480 are applied to the input data (complex multiply-accumulate (CMAC) operations). The outputs of the multiplication added by adders (+) 485 to generate the output y(n).

FIG. 5A illustrates an individual user-defined non-linear function f m 500 as a function of x(n). FIG. 5B illustrates an exemplary approximation 550 of the individual user- defined non-linear function/;,,, / of FIG. 5 A. The exemplary approximation 550 of FIG. B uses segmented Taylor series look-up tables. The non-linear function f m j 500 is decomposed into j segments. The samples 560-1 through 560-j associated with each segment is stored in a look-up table. If a sample is stored in the look-up table for a given x, the sample can be retrieved from the look-up table and directly employed in the non-linear function evaluation. If a desired x is between 2 values in the look-up table, then a linear interpolation or more generally a Taylor series-based interpolation is performed in hardware within the functional unit to obtain the result, as discussed further below in conjunction with FIG. 6. In this manner, the non-linear digital pre- distortion operation can be described by Taylor series coefficients in different segments of the input signal 550. In one exemplary implementation having 32 segments, for coefficients represented using 4 Cubic polynomial approximations coefficients, in the look-up table there are 128 complex entries (16bit complex and I6bit real), in a further variation having 128 segments, and one coefficient per segment, there are 128 complex coefficients for linear interpolation (16b.it complex and 16bit real). Alternatively, 32 complex entries for segments with 4 coefficients per segment .for cubic interpolation.

As indicated above, if a desired x value is not in the look-up table but rather is in between 2 values in the look-up table, then a linear interpolation is performed in hardware within the functional unit to obtain the result. A Taylor series compulation can be performed as a cubic interpolation to evaluate the small cubic polynomial, as follows;

f(e) = a Q + , · ε + a 2 ε 1 + a 3 £ 3

where the coefficients a are obtained from, the look-up table. The complexity of this expression, however, is significant ( with a number of multipliers (o perform the multiplications and squaring operations).

The complexity can be reduced using the Homer algorithm (factorization), such that / ' (f) can be computed as follows. See, also, United States Patent Application Serial No. 12/324,934, filed 11/28/08, entitled "Digital Signal Processor With One Or More Non-Linear Functions Using Faetorized Polynomial Interpolation," incorporated by reference herein.

f (e) = ((b z - e+ b 2 )-E+b, )- e+b O (3) The complexity in equation (3) has been reduced to only 3 multiplication and 3 addition operations. f (e) is an offset from the value stored in the look-up table.

FIG. 6 illustrates a Taylor Sum computation block 600 that implements equation (3). The coefficients bo, b[, bo, b are retrieved from the look-up table 650. The Taylor Sum computation block 600 implements equation (3) with only 3 multiplication (610) operations and 3 addition (620) operations.

FIG. 7 is a schematic block diagram of an exemplary vector-based digital processor 700 that evaluates a user-defined non-linear function for one or more complex numbers simultaneously in accordance with an embodiment of the present invention. Generally, the vector-based implementation of FIG. 7 performs different processes concurrently. Thus, the vector-based digital processor 700 contains plural functional units 710-1 through 710-N for evaluating user-defined non-linear functions.

Generally, the vector-based digital processor 700 processes a vector of inputs x and generates a vector of outputs, y(n). The exemplary vector-based digital processor 700 is shown for a 16-way vector processor nl instruction implemented as:

vec_ . nl (xi,x2,..,xl6), range of x[k| from 0 to 1 In Lhis manner, the vector-based digital processor 700 can perform 16 such nonlinear operations and linearly combine them in a single cycle. For example, the user-defined non-linear function can be ex ressed as:

It is noted that in the more general case, different functions may be applied to each component of the vector data of the vector processor.

As shown in FIG. 7, the functional units 710 receive the user-specification, such as the look-up tables or coefficients, from memory for storage in a register.

Conclusion

While exemplary embodiments of the present invention have been described with respect to digital logic blocks and memory tables within a digital processor, as would be apparent to one skilled in the art, various functions may be implemented in the digital domain as processing steps in a software program, in hardware by circuit elements or state machines, or in combination of both software and hardware. Such software may be employed in, for example, a digital signal processor, application specific integrated circuit or micro-controller. Such hardware and software may be embodied within circuits implemented within an integrated circuit.

Thus, the functions of the present invention can be embodied in the form of methods and apparatuses for practicing those methods. One or more aspects of the present invention can be embodied in the form of program code, for example, whether stored in a storage medium, loaded into and/or executed by a machine, wherein, when the program code is loaded into and executed by a machine, such as a processor, the machine becomes an apparatus for practicing the invention. When implemented on a general-purpose processor, the program code segments combine with the processor to provide a device that operates analogously to specific logic circuits. The invention can also be implemented in one or more of an integrated circuit, a digital processor, a microprocessor, and a micro-controller.

It is to be understood that the embodiments and variations shown and described herein are merely illustrative of the principles of this invention and that various modifications may be implemented by those skilled in the art without departing from the scope and spirit of the invention.