Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
SIMPLIFIED MULTIPLE INPUT MULTIPLE OUTPUT (MIMO) COMMUNICATION SCHEMES FOR INTERCHIP AND INTRACHIP COMMUNICATIONS
Document Type and Number:
WIPO Patent Application WO/2016/043881
Kind Code:
A1
Abstract:
Aspects disclosed in the detailed description include simplified multiple input multiple output (MIMO) communication schemes for interchip and intrachip communications. In exemplary aspects, MIMO techniques are applied to interchip and intrachip communication systems. In particular, a programmable control function is provided at an electrical signal source and supports a default MIMO communication scheme on a MIMO channel comprising possible communication paths among a plurality of transmitting and receiving endpoints. In addition, the programmable control function can opportunistically employ a simplified MIMO communication scheme when the MIMO channel is determined to be a tri-diagonal MIMO channel. The simplified MIMO communication scheme uses an Inverse Fast Fourier Transformation (IFFT) with reduced computational complexity. By employing the simplified MIMO communication scheme, interchip or intrachip communication may be supported with reduced implementation complexity, lower power consumption, and improved robustness.

Inventors:
GOPALAN RAVIKIRAN (US)
Application Number:
PCT/US2015/045006
Publication Date:
March 24, 2016
Filing Date:
August 13, 2015
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
QUALCOMM INC (US)
International Classes:
H04L27/26; H04L25/03
Foreign References:
US8767657B12014-07-01
Other References:
PAUL N WHATMOUGH ET AL: "VLSI Architecture for a Reconfigurable Spectrally Efficient FDM Baseband Transmitter", IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I: REGULAR PAPERS, IEEE, US, vol. 59, no. 5, 1 May 2012 (2012-05-01), pages 1107 - 1118, XP011443365, ISSN: 1549-8328, DOI: 10.1109/TCSI.2012.2185304
Attorney, Agent or Firm:
DAVENPORT, Taylor, M. (PLLC2530 Meridian Parkway, Suite 30, Durham North Carolina, US)
Download PDF:
Claims:
What is claimed is:

1. An electrical signal source, comprising:

a plurality of communication endpoints configured to transmit communication signals over a multiple input multiple output (MIMO) channel;

a programmable control function communicatively coupled to the plurality of communication endpoints, the programmable control function configured to receive a plurality of MIMO communication signals associated with a first column vector; and

wherein the programmable control function, further configured to:

determine if the MIMO channel is a tri-diagonal MIMO channel;

generate a second column vector comprising:

the first column vector; and

a plurality of add-on signal elements;

provide the second column vector to an Inverse Fast Fourier

Transformation (IFFT) function to generate a plurality of transformed signals; and

cause a subset of the plurality of transformed signals to be transmitted over the plurality of communication endpoints.

2. The electrical signal source of claim 1, wherein the first column vector is {d\, d2, . . . dN } .

3. The electrical signal source of claim 2, wherein the plurality of add-on signal elements are denoted by do, d +i , d +2, · · · d2(N+i) i , each of the plurality of add-on signal elements is set to zero (0).

4. The electrical signal source of claim 3, wherein the second column vector is {do, d], d2, ... d , d +i , d +2, ... d2 +i)-i } .

5. The electrical signal source of claim 4, wherein the plurality of transformed signals is associated with a third column vector {Do, Di, D2, . . . D , DN+I, DN+2, . . .

D2( +1)-1 } ·

6. The electrical signal source of claim 5, wherein the subset of the plurality of transformed signals to be transmitted over the plurality of communication endpoints is associated with elements D], D2, ... DN from the third column vector.

7. The electrical signal source of claim 1, wherein the programmable control function is configured to invoke a default MIMO communication method if the MIMO channel is determined to be a non-tri-diagonal MIMO channel.

8. The electrical signal source of claim 1 integrated into an integrated circuit (IC).

9. The electrical signal source of claim 1 integrated into a device selected from the group consisting of: a set top box; an entertainment unit; a navigation device; a communications device; a fixed location data unit; a mobile location data unit; a mobile phone; a cellular phone; a computer; a portable computer; a desktop computer; a personal digital assistant (PDA); a monitor; a computer monitor; a television; a tuner; a radio; a satellite radio; a music player; a digital music player; a portable music player; a digital video player; a video player; a digital video disc (DVD) player; and a portable digital video player.

10. An electrical signal source means, comprising:

a means for communication signal transmission over a multiple input multiple output (MIMO) channel having a tri-diagonal channel response matrix; a means for programmable control communicatively coupled to a plurality of communication endpoints, the means for programmable control configured to receive a plurality of MIMO communication signals associated with a first column vector; and

wherein the means for programmable control, further configured to:

generate a second column vector comprising:

the first column vector; and

a plurality of add-on signal elements;

provide the second column vector to an Inverse Fast Fourier Transformation (IFFT) function to generate a plurality of transformed signals; and cause a subset of the plurality of transformed signals to be transmitted over the plurality of communication endpoints.

11. A method for transmitting communication signals over a multiple input multiple output (MIMO) channel having a tri-diagonal channel response matrix, comprising: receiving a plurality of MIMO communication signals associated with a first column vector {di, d2, ... d } ;

generating a second column vector {d0, d], d2, ... dN, dN+i, dN+2, ... d2(N+i)_i }, the second column vector comprises the first column vector {di, d2, ... dN} and a plurality of add-on signal elements;

providing the second column vector to an Inverse Fast Fourier Transformation

(IFFT) function to generate a plurality of transformed signals associated with a third column vector {D0, Di, D2, ... DN, DN+i, DN+2, ... D2(N+1)-1 } ; and

providing a subset of transformed signals {D\, D2, . . . D } from the third column vector to a plurality of communication endpoints for transmission.

12. The method of claim 11, further comprising assigning zero value to each of the plurality of add-on signal elements.

13. The method of claim 11, further comprising generating received signals associated with a fourth column vector {Xi, X2, .. . X } by taking imaginary parts of the subset of transformed signals {D\, D2, . . . DN} .

14. A multiple input multiple output (MIMO) communication system for communication, comprising:

an electrical signal source, comprising:

a programmable control function communicatively coupled to a first communication interface and a second communication interface; a simplified MIMO function communicatively coupled to the second communication interface and a third communication interface, the simplified MIMO function comprises an Inverse Fast Fourier

Transformation (IFFT) function; and a plurality of communication endpoints communicatively coupled to the third communication interface;

an electrical signal receiver, comprising:

a plurality of receiver communication endpoints communicatively coupled to a signal input interface;

a computational function communicatively coupled to the signal input interface and a signal output interface; and a receiver programmable control function communicatively coupled to the signal output interface; and

a MIMO channel coupled with the plurality of communication endpoints and the plurality of receiver communication endpoints, wherein the MIMO channel is a tri-diagonal MIMO channel.

15. The MIMO communication system of claim 14, wherein the programmable control function is a software-based function.

16. The MIMO communication system of claim 14, wherein the programmable control function is a hardware-based element.

17. The MIMO communication system of claim 14, wherein the simplified MIMO function is a software-based function.

18. The MIMO communication system of claim 14, wherein the simplified MIMO function is a hardware-based element.

19. The MIMO communication system of claim 14, wherein the simplified MIMO function is integrated with the programmable control function.

20. The MIMO communication system of claim 14, wherein the receiver programmable control function is a software -based function.

21. The MIMO communication system of claim 14, wherein the receiver programmable control function is a hardware-based element.

22. The MIMO communication system of claim 14, wherein the computational function is configured to:

receive a plurality of MIMO communication signals on the signal input interface;

extract an imaginary part of the plurality of MIMO communication signals; and provide the imaginary part of the plurality of MIMO communication signals to the signal output interface.

23. The MIMO communication system of claim 14, wherein the computational function is a software-based function.

24. The MIMO communication system of claim 14, wherein the computational function is a hardware-based element.

25. The MIMO communication system of claim 14, wherein the computational function is integrated with the receiver programmable control function.

Description:
SIMPLIFIED MULTIPLE INPUT MULTIPLE OUTPUT (MIMO) COMMUNICATION SCHEMES FOR INTERCHIP AND INTRACHIP

COMMUNICATIONS

PRIORITY CLAIM

[0001] The present application claims priority to U.S. Patent Application Serial No. 14/491,027 filed on September 19, 2014 and entitled "SIMPLIFIED MULTIPLE INPUT MULTIPLE OUTPUT (MIMO) COMMUNICATION SCHEMES FOR INTERCHIP AND INTRACHIP COMMUNICATIONS," which is incorporated herein by reference in its entirety.

BACKGROUND

I. Field of the Disclosure

[0002] The technology of the disclosure relates generally to communication techniques between chips or between dies within a package.

II. Background

[0003] Computing devices have become common in modern society. The prevalence of computing devices may be attributed to the many functions that are enabled within such computing devices. Increasingly complex integrated circuits have been designed and manufactured to provide increasingly greater functionality. Concurrent with the increases in complexity of the integrated circuits, there has been pressure to decrease the area consumed by the integrated circuits.

[0004] In many instances, the computing devices include a motherboard with several integrated circuits communicatively coupled to one another through conductive elements referred to as buses. Signals are passed from one integrated circuit to a second integrated circuit over such buses. As the complexity of the integrated circuits increases, the number of conductive elements required to convey signals between the integrated circuits typically increases. Likewise, as the amount of data increases, the frequencies at which the data is transmitted increase. As the number of conductive elements increases and the frequencies also increase, the opportunities for signals to interfere with one another increase. This interference is commonly referred to as electromagnetic interference (EMI) or crosstalk. If the EMI is too severe, undesirable errors may be introduced into the signal stream. While of concern for communication between two integrated circuits, EMI concerns also exist for communication that takes place between two dies within a single integrated circuit package.

[0005] Historically, each conductive element was treated as being functionally independent of other conductive elements even when the conductive elements were proximate one another, such that crosstalk could occur. Because activity on one conductive element frequently impacts other conductive elements, designers appreciate the ability to model the conductive elements more effectively so as to create more efficient communication schemes for communication between integrated circuits or between dies of a single integrated circuit package.

SUMMARY OF THE DISCLOSURE

[0006] Aspects disclosed in the detailed description include simplified multiple input multiple output (MIMO) communication schemes for interchip and intrachip communications. In exemplary aspects, MIMO techniques are applied to interchip and intrachip communication systems. In particular, a programmable control function is provided at an electrical signal source and supports a default MIMO communication scheme on a MIMO channel comprising possible communication paths among a plurality of transmitting and receiving endpoints. In addition, the programmable control function can opportunistically employ a simplified MIMO communication scheme when the MIMO channel is determined to be a tri-diagonal MIMO channel. The simplified MIMO communication scheme uses Inverse Fast Fourier Transformation (IFFT) with reduced computational complexity. By employing the simplified MIMO communication scheme, interchip or intrachip communication may be supported with reduced implementation complexity, lower power consumption, and improved robustness.

[0007] In this regard in one aspect, an electrical signal source is provided. The electrical signal source comprises a plurality of communication endpoints that are configured to transmit communication signals over a MIMO channel. The electrical signal source also comprises a programmable control function communicatively coupled to the plurality of communication endpoints. The programmable control function is configured to receive a plurality of MIMO communication signals associated with a first column vector. The programmable control function is further configured to determine if the MIMO channel is a tri-diagonal MIMO channel. The programmable control function is further configured to generate a second column vector that comprises the first column vector and a plurality of add-on signal elements. The programmable control function is further configured to provide the second column vector to an IFFT function to generate a plurality of transformed signals. The programmable control function is further configured to cause a subset of the plurality of transformed signals to be transmitted over the plurality of communication endpoints.

[0008] In another aspect, an electrical signal source means is provided. The electrical signal source means comprises a means for communication signal transmission over a MIMO channel having a tri-diagonal channel response matrix. The electrical signal source means also comprises a means for programmable control communicatively coupled to a plurality of communication endpoints. The means for programmable control is configured to receive a plurality of MIMO communication signals associated with a first column vector. The means for programmable control is also configured to generate a second column vector that comprises the first column vector and a plurality of add-on signal elements. The means for programmable control is also configured to provide the second column vector to an IFFT function to generate a plurality of transformed signals. The means for programmable control is also configured to cause a subset of the plurality of transformed signals to be transmitted over the plurality of communication endpoints.

[0009] In another aspect, a method for transmitting communication signals over a MIMO channel having a tri-diagonal channel response matrix is provided. The method comprises receiving a plurality of MIMO communication signals associated with a first column vector {di, d 2 , . . . d } . The method also comprises generating a second column vector {do, di, d 2 , . . . d , d +i , d + 2 , . . . d 2 (N+i)-i } that comprises the first column vector {di, d 2 , . . . d } and a plurality of add-on signal elements. The method also comprises providing the second column vector to an IFFT function to generate a plurality of transformed signals associated with a third column vector {Do, Di, D 2 , . . . DN, DN + I , DN +2 , . . . D 2 (N+i)-i } . The method also comprises providing a subset of the plurality of transformed signals {Di, D 2 , . . . DN} from the third column vector to a plurality of communication endpoints for transmission. [0010] In another aspect, a MIMO communication system for interchip and intrachip communication is provided. The MIMO communication system comprises an electrical signal source. The electrical signal source also comprises a programmable control function communicatively coupled to a first communication interface and a second communication interface. The electrical signal source also comprises a simplified MIMO function communicatively coupled to the second communication interface and a third communication interface, wherein the simplified MIMO function comprises an IFFT function. The electrical signal source also comprises a plurality of communication endpoints communicatively coupled to the third communication interface. The MIMO communication system also comprises an electrical signal receiver. The electrical signal receiver comprises a plurality of receiver communication endpoints communicatively coupled to a signal input interface. The electrical signal receiver also comprises a computational function communicatively coupled to the signal input interface and a signal output interface. The electrical signal receiver further comprises a receiver programmable control function communicatively coupled to the signal output interface. The MIMO communication system also comprises a MIMO channel coupled with the plurality of communication endpoints and the plurality of receiver communication endpoints, wherein the MIMO channel is a tri-diagonal MIMO channel.

BRIEF DESCRIPTION OF THE FIGURES

[0011] Figure 1 is a block diagram of an exemplary chip to chip communication system that may benefit from exemplary aspects of the present disclosure;

[0012] Figure 2A is a block diagram of an exemplary multiple input multiple output (MIMO) channel model of the chip to chip communication system of Figure 1 ;

[0013] Figure 2B is a block diagram of an exemplary channel matrix of the MIMO channel model of Figure 2 A;

[0014] Figure 3A is a block diagram of an exemplary MIMO tri-diagonal channel model of a communication system;

[0015] Figure 3B is a block diagram of an exemplary tri-diagonal channel matrix of the MIMO tri-diagonal channel model of Figure 3 A; [0016] Figure 4 is a block diagram of an exemplary MIMO-based electrical signal source with a programmable control function configured to select a default MIMO communication scheme or a simplified MIMO communication scheme;

[0017] Figure 5 is a flowchart of an exemplary MIMO operation control process used by the programmable control function of Figure 4 to choose between a default MIMO communication scheme and a simplified MIMO communication scheme;

[0018] Figure 6 is a block diagram of an exemplary MIMO-based electrical signal source that implements a simplified MIMO communication scheme according to exemplary aspects of the present disclosure;

[0019] Figure 7 is a block diagram of an exemplary electrical signal receiver that implements the simplified MIMO communication scheme of Figure 6 according to exemplary aspects of the present disclosure;

[0020] Figure 8 is a flowchart of an exemplary interchip and intrachip communication process for implementing the simplified MIMO communication schemes of Figures 6 and 7; and

[0021] Figure 9 is a block diagram of an exemplary processor-based system that can include the exemplary MIMO-based electrical signal source of Figure 4.

DETAILED DESCRIPTION

[0022] With reference now to the drawing figures, several exemplary aspects of the present disclosure are described. The word "exemplary" is used herein to mean "serving as an example, instance, or illustration." Any aspect described herein as "exemplary" is not necessarily to be construed as preferred or advantageous over other aspects.

[0023] Aspects disclosed in the detailed description include simplified multiple input multiple output (MIMO) communication schemes for interchip and intrachip communications. In exemplary aspects, MIMO techniques are applied to interchip and intrachip communication systems. In particular, a programmable control function is provided at an electrical signal source and supports a default MIMO communication scheme on a MIMO channel comprising possible communication paths among a plurality of transmitting and receiving endpoints. In addition, the programmable control function can opportunistically employ a simplified MIMO communication scheme when the MIMO channel is determined to be a tri-diagonal MIMO channel. The simplified MIMO communication scheme uses Inverse Fast Fourier Transformation (IFFT) with reduced computational complexity. By employing the simplified MIMO communication scheme, interchip or intrachip communication may be supported with reduced implementation complexity, lower power consumption, and improved robustness.

[0024] Before discussing aspects of a MIMO-based electrical signal source that includes specific aspects of the present disclosure, a brief overview of MIMO-based interchip communication systems that may incorporate exemplary aspects of the present disclosure is provided with reference to Figures 1-3B. The discussion of specific exemplary aspects of a MIMO-based electrical signal source that comprises a programmable control function begins with reference to Figure 4.

[0025] In this regard, Figure 1 is block diagram of an exemplary chip-to-chip communication system 10 that may benefit from exemplary aspects of the present disclosure. The interchip communication system 10 may include a first integrated circuit (IC) or chip 12 ("Chip A") and a second IC or chip 14 ("Chip B"). The chips 12, 14 may be positioned on a printed circuit board (PCB) 16, such as through soldering or the like. The chips 12, 14 are communicatively coupled by conductive elements 18 (sometimes referred to as channels). The first chip 12 is coupled to the conductive elements 18 by a plurality of endpoints 20(1)-20(N). Similarly, the second chip 14 is coupled to the conductive elements 18 by a plurality of endpoints 22(1)-22(M). The notations "1-N" and "1-M" indicate that any number of the referenced endpoints, 1-N and 1-M, respectively, may be provided. It should be appreciated that the conductive elements 18 may be routed between the first chip 12 and the second chip 14 by routing software so as to minimize the distance traveled, while also providing space for other elements (e.g., other chips, inductors, capacitors, or the like) on the PCB 16. The routing of the conductive elements 18 is generally noted as a board layout 24. By treating the plurality of endpoints 20(1)-20(N) and the plurality of endpoints 22(1)- 22(M) as MIMO transmit and receive antennas, respectively, the interchip communication system 10 may be supported as a MIMO communication system.

[0026] In this regard, Figure 2A illustrates an exemplary MIMO channel model 10 of the chip to chip communication system of Figure 1. In Figure 2A, the first chip 12 is a transmitter (Tx), and the second chip 14 is a receiver (Rx). Further, each of the plurality of endpoints 20(1)-20(N) is communicatively coupled to each of the plurality of endpoints 22(1)-22(M) to varying degrees by virtue of electromagnetic interference (EMI) and crosstalk between the conductive elements 18. For example, endpoint 20(1) may be communicatively coupled to endpoints 22(1), 22(2), ... 22(M), respectively. Likewise, endpoint 20(N) may also be communicatively coupled to endpoints 22(1), 22(2), ... 22(M), respectively. Thus, the coupling among the plurality of endpoints 20(1)-20(N) and the plurality of endpoints 22(1)-22(M) may be represented as an M x N channel matrix 26.

[0027] In this regard, Figure 2B is a block diagram of an exemplary channel matrix 28 of the MIMO channel model of Figure 2A. Elements of Figure 2A are referenced in connection with Figure 2B and will not be re-described herein. According to Figure 2B, the channel matrix 28 has M rows and N columns, wherein M and N are finite integer numbers. In this regard, the channel matrix 28 is referred to as an MxN channel matrix. Each of the M rows corresponds to one of the plurality of endpoints 22(1)-22(M). Each of the N columns corresponds to one of the plurality of endpoints 20(1)-20(N). Accordingly, each of the elements in the channel matrix 28 represents a communication signal transmitted between one of the plurality of endpoints 20(1)-20(N) in the first chip 12 and one of the plurality of endpoints 22(1)-22(M) in the second chip 14. For example, an element (0< i < M, 0< j < N) in the channel matrix 28 represents a communication signal transmitted from endpoint 20(j) in the first chip 12 to endpoint 22(i) in the second chip 14.

[0028] With reference back to Figure 2A, by treating the channels of the conductive elements 18 as interdependent instead of independent, MIMO solutions may be applied to the chip-to-chip communication system 10 so as to form vectorized signaling using eigenvector beamforming at the first chip 12 and combining at the second chip 14 within the interchip communication system 10. Such MIMO solutions help eliminate or at least mitigate the effects caused by crosstalk, reflections, limited bandwidth, and jitter. In exemplary aspects of the present disclosure, orthogonal frequency division multiplexing (OFDM) may be used with the MIMO solutions so as to allow for frequency selective channels. [0029] While the MIMO channel model of Figure 2A and the channel matrix 28 of Figure 2B support all possible communication paths among the plurality of endpoints 20(1)-20(N) and the plurality of endpoints 22(1)-22(M), not all of the possible communication paths are needed or utilized at all times. The MIMO channel model and the channel matrix 28 can be simplified when a subset of the communication paths is utilized. In this regard, Figure 3A illustrates an exemplary MIMO tri-diagonal channel model of a communication system 10' . The communication system 10' comprises a transmitter 12' and a receiver 14' . In a non-limiting example, the transmitter 12' is a first chip and the receiver 14' is a second chip when the communication system 10' is provided for interchip communication. In another non-limiting example, the transmitter 12' is a first die and the receiver 14' is a second die when the communication system 10' is provided for intrachip communication. The transmitter 12' comprises a plurality of endpoints 20' (1)-20' (N). The receiver 14' comprises a plurality of endpoints 22' (1)- 22 '(N). In a non-limiting example, the transmitter 12' and the receiver 14' have an equal number of N endpoints. Unlike in Figure 2A, each of the plurality of endpoints 20' (1)-20' (N) only communicates to adjacent endpoints from among the plurality of endpoints 22'(1)-22' (N). Similarly, each of the plurality of endpoints 22' (1)-22'(N) only communicates to adjacent endpoints from among the plurality of endpoints 20' (1)- 20'(N). For example, endpoint 20' (1) in the transmitter 12' only communicates to endpoints 22' (1) and 22' (2) in the receiver 14' . Endpoint 20' (2) only communicates to endpoints 22' (1), 22' (2), and 22' (3). Likewise, endpoint 22' (1) in the receiver 14' only communicates to endpoints 20'(1) and 20 '(2) in the transmitter 12' . Endpoint 22 '(2) only communicates to endpoints 20'(1), 20' (2), and 20'(3). A MIMO tri-diagonal channel model 26' in the communication system 10' can be represented by a N x N tri- diagonal channel matrix, as discussed in more detail below.

[0030] In this regard, Figure 3B is a block diagram of an exemplary tri-diagonal channel matrix 28' of the MIMO tri-diagonal channel model 26' in Figure 3A. Elements of Figure 3 A are referenced in connection to Figure 3B and will not be re- described herein. According to Figure 3B, a N row by N column (NxN) tri-diagonal channel matrix 28' (represented by Hi) has non-zero elements only on the main diagonal (e.g., the diagonal from element hi j to element ΓΙΝ,Ν) and the two adjacent diagonals (e.g., the diagonals above and below the main diagonal). All other elements in the NxN tri-diagonal channel matrix 28' are zeroes. The tri-diagonal channel matrix 28' of Figure 3B has special properties allowing a simplified MIMO communication scheme to be applied for interchip and intrachip communication.

[0031] In this regard, Figure 4 is a block diagram of an exemplary MIMO-based electrical signal source 30 with a programmable control function 32 configured to select a default MIMO communication scheme or a simplified MIMO communication scheme. The electrical signal source 30, which may be the first chip 12 in Figure 2A and/or the transmitter 12' in Figure 3A in a non-limiting example, comprises the programmable control function 32. The programmable control function 32, according to a non-limiting example, may be implemented as a software-based function, or a hardware-based element, or a combination of both. The electrical signal source 30 further comprises a default MIMO function 34 and a simplified MIMO function 36. The default MIMO function 34 is configured to support the MIMO channel model of Figure 2 A and the channel matrix 28 of Figure 2B. In a non- limiting example, the default MIMO function 34 is configured to support the MIMO communication scheme as described in U.S. Patent Application Serial No. 14/490,818, entitled "Multiple Input Multiple Output (MIMO) Communication Systems and Methods for Chip to Chip and Intrachip Communication," filed September 19, 2014, and in U.S. Provisional Patent Application Serial No. 62/032,027, entitled "Multiple Input Multiple Output (MIMO) Communication Systems and Methods for Chip to Chip and Intrachip Communication," filed August 1, 2014, which are herein incorporated by reference in their entireties. The simplified MIMO function 36 is configured to support the MIMO tri-diagonal channel model of Figure 3A and the tri-diagonal channel matrix 28' of Figure 3B. In a non- limiting example, the simplified MIMO function 36 implements a simplified MIMO communication scheme. More detail regarding the simplified MIMO function 36 and the simplified MIMO communication scheme is provided with reference to Figures 6 and 7. The programmable control function 32 is configured to toggle between the default MIMO function 34 and the simplified MIMO function 36 according to a MIMO operation control process discussed next.

[0032] In this regard, Figure 5 is a flowchart of an exemplary MIMO operation control process 38 used by the programmable control function 32 of Figure 4 to choose between a default MIMO communication scheme and a simplified MIMO communication scheme. Elements of Figure 4 are referenced in connection to Figure 5 and will not be re-described herein. At the start of the MIMO operation control process 38, the programmable control function 32 receives signals to be transmitted over a plurality of endpoints (block 40). In response, the programmable control function 32 determines whether a MIMO channel associated with the plurality of endpoints is a tri- diagonal MIMO channel (block 42). If the MIMO channel associated with the plurality of endpoints is a tri-diagonal MIMO channel, the programmable control function 32 selects the simplified MIMO function 36 (block 44). Otherwise, the programmable control function 32 selects the default MIMO function 34 (block 46). After making the selection, the programmable control function 32 sends the signals to the selected MIMO function (block 48). The simplified MIMO communication scheme associated with the simplified MIMO function 36 is implemented by a MIMO-based electrical signal source that is discussed next.

[0033] In this regard, Figure 6 is a block diagram of an exemplary MIMO-based electrical signal source 50 that implements the simplified MIMO communication scheme according to exemplary aspects of the present disclosure. The electrical signal source 50 comprises a programmable control function 52. The programmable control function 52 receives a plurality of communication signals 54(1)-54(N) over a first communication interface 56. The plurality of communication signals 54(1)-54(N) is associated with a first column vector {d \ , d 2 , ... d } , wherein each element represents one of the plurality of communication signals 54(1)-54(N). For example, element di represents communication signal 54(1), element d 2 represents communication signal 54(2), and so on such that element d represents communication signal 54(N). In this regard, the first column vector contains N elements corresponding to the N communication signals 54(1)-54(N), respectively. The programmable control function 52 in turn generates a second column vector {do, di , d 2 , ... d , dN+i , dN+ 2 , ... d 2 (N+i)-i } that contains 2(N+1) elements. The second column vector contains all the elements of the first column vector {d \ , d 2 , ... dN } . In addition, the second column vector includes N+2 add-on elements denoted by do, dN+i , dN+ 2 , ... d 2 (N+i)-i , respectively. All of the N+2 add-on elements do, dN+i , dN+ 2 , ... d 2 (N+i)-i have zero values. In other words, none of the N+2 add-on elements is associated with a real communication signal. The programmable control function 52 provides the second column vector { do, di , d 2 , ... dN, C1N + I , 1 + 2, ... d 2 N+i)-i } to a simplified MIMO function 58 over a second communication interface 60. An IFFT function 62, which works with the simplified MIMO function 58 and transforms the second column vector into a plurality of transformed signals (not shown) associated with a third column vector {D 0 , D], D 2 , ... D N , D N+ i, D N+2 , ... D 2( N + i) i }- A subset of transformed signals Di, D 2 , . . . D from among the plurality of transformed signals in the third column vector is of particular interest because they are the transformed counterparts of the plurality of communication signals 54(1)-54(N) associated with the first column vector {di, d 2 , ... d } . For example, Di is a transformed signal of di, D 2 is a transformed signal of d 2 , and so on, such that D is a transformed signal of d . Subsequently, the simplified MIMO function 58 provides the subset of transformed signals Di, D 2 , ... DN over a third communication interface 64 to a plurality of communication endpoints 66(1)-66(N) for transmission. In a non-limiting example, the plurality of communication endpoints 66(1)-66(N) is equivalent to the plurality of endpoints 20'(1)-20'(N) in Figure 3A. Although the programmable control function 52, the simplified MIMO function 58, and the IFFT function 62 are shown as separate elements in Figure 6, there is nothing that prevents them from being integrated into a single element that is based on a software function, a hardware element, or a combination of both.

[0034] With continuing reference to Figure 6, the subset of transformed signals Di, D 2 , ... DN is transmitted from the plurality of communication endpoints 66(1)-66(N) over the tri-diagonal MIMO channel (not shown) and received by an electrical signal receiver (not shown) also associated with the tri-diagonal MIMO channel (not shown). In this regard, Figure 7 is a block diagram of an exemplary electrical signal receiver 70 that implements the simplified MIMO communication scheme of Figure 6 according to exemplary aspects of the present disclosure. Elements of Figure 6 are referenced in connection to Figure 7 and will not be re-described herein. The electrical signal receiver 70 comprises a plurality of receiver communication endpoints 72(1)-72(N) that are communicatively coupled to the plurality of communication endpoints 66(1)-66(N) over the tri-diagonal MIMO channel (not shown). In a non-limiting example, the plurality of receiver communication endpoints 72(1)-72(N) is equivalent to the plurality of endpoints 22' (1)-22'(N) in Figure 3A. The subset of transformed signals Di, D 2 , ... DN is received by the plurality of receiver communication endpoints 72(1)-72(N) over the tri-diagonal MIMO channel (not shown) and provided to a computational function 74 in the electrical signal receiver 70 over a signal input interface 76. In a non-limiting example, the computational function 74 may be implemented as a software function, a hardware element, or a combination of both. Due to transformations performed by the IFFT function 62 in the electrical signal source 50, each of the subset of transformed signals Di, D 2 , ... D is a complex conjugation comprising a real part and an imaginary part. The computational function 74 takes the imaginary part of the subset of transformed signals Di, D 2 , ... D and generates a plurality of received signals Xi, X 2 , . . . X associated with a fourth column vector {Xi, X 2 , ... XN}. The fourth column vector {Xi, X 2 , .. . X } is provided to a receiver programmable control function 78 over a signal output interface 80. The programmable control function 78, according to a non- limiting example, may be implemented as a software-based function, a hardware-based element, or a combination of both. Although the computational element 74 and the receiver programmable control function 78 are shown as separate elements in Figure 7, there is nothing that prevents them from being integrated into a single element that is based on a software function, a hardware element, or a combination of both.

[0035] To ascertain the received signals X], X 2 , ... X N produced by the computational function 74, evaluations of a unitary transformation are provided next. When the IFFT function 62 is not applied in the electrical signal source 50, the unitary transformation is a matrix multiplication that may be expressed as the following equation (Eq. 1):

x = Ed

wherein:

d is a Nxl column vector {d \ , d 2 , ... dN} representing N transmitted signals (e.g., the first column vector in Figure 6);

x is a Nxl column vector {Xi, X 2 , ... XN} representing N received signals (e.g., the fourth column vector in Figure 7); and

H is a NxN unitary matrix with the property UU* = U*U = I, wherein / is an NxN identity matrix that has a value one (1) on the main diagonal and a value zero (0) elsewhere in the matrix.

[0036] For the NxN unitary martix H of the following form, H:

matrix multiplication according to Eq. 1 produces an x column vector {Xi, X 2 , ... X } that

[0037] As previously described in reference to Figure 6, an IFFT performed by the IFFT function 62 on the second column vector {do, di, d 2 , ... d , d +i , d + 2 , ... d 2 +i)-i } generates the plurality of transformed signals represented by the third column vector {Do, Di, D 2 , .. . D , DN + I, DN +2 , . . . D 2 + IH }. The subset of transformed signals Di, D 2 , . . . D , which is actually transmitted by the plurality of communication endpoints 66(1)- 66(N), may be expressed by the following equations (Eq. 3):

[0038] Further, as described in reference to Figure 7, the computational function 74 takes the imaginary part of the subset of transformed signals Di, D 2 , ... DN and generates the plurality of received signals associated with the fourth column vector {Xi, X 2 , . . . ΧΝ}· Elements of the fourth column vector are expressed by the following equations (Eq. 4):

[0039] Not coincidentally, the x column vector produced by matrix multiplication as in Eq. 2 is identical to the fourth column vector produced by IFFT unitary transformations as in Eq. 3 and Eq. 4, thus, validating the simplified MIMO communication scheme according to exemplary aspects of the present disclosure.

[0040] In this regard, Figure 8 is a flowchart of an exemplary interchip and intrachip communication process 90 for implementing the simplified MIMO communication schemes in Figures 6 and 7. Elements of Figure 4 are referenced in connection to Figure 8 and will not be re-described herein. According to the interchip and intrachip communication process 90, a transmitter (TX) programmable control function 32 first receives a plurality of MIMO communication signals associated with a first column vector {di, d 2 , ... d } (block 92). The TX programmable control function 32 then generates a second column vector {do, di, d 2 , ... d , d +i , d + 2 , ... d 2 +i)-i } that comprises the first column vector {di, d 2 , ... d } and a plurality of add-on signal elements (block 94). The TX programmable control function 32 then assigns zero values to each of the plurality of add-on signal elements in the second column vector (block 96). As a result, the second column vector has a first element do as zero (0) value, followed by elements di, d 2 , .. . dN from the first column vector, and followed by remaining elements d +i , dN+ 2 , . . . d2 +i)-i all having zero (0) values. Next, the TX programmable control function 32 provides the second column vector to an IFFT function 62 to generate a plurality of transformed signals {Do, Di, D 2 , ... DN, DN + I , D N+2 , ... D 2(N+ i ) _i } (block 98). Then, the TX programmable control function 32 provides the transformed signals {Di, D 2 , ... D N } to communication endpoints 66(1)- 66(N) for transmission (block 100). The remaining transformed signals Do, DN + I, DN +2 , ... D 2 N+i)-i are discarded. Upon receiving the transformed signals {Di, D 2 , ... DN}, a receiver (RX) programmable control function takes imaginary parts of the transformed signals {D \ , D 2 , .. . D } to generate the received signals {Xi, X 2 , .. . X } (block 102).

[0041] Simplified MIMO communication schemes for interchip and intrachip communications according to aspects disclosed herein may be provided in or integrated into any processor-based device. Examples, without limitation, include a set top box, an entertainment unit, a navigation device, a communications device, a fixed location data unit, a mobile location data unit, a mobile phone, a cellular phone, a computer, a portable computer, a desktop computer, a personal digital assistant (PDA), a monitor, a computer monitor, a television, a tuner, a radio, a satellite radio, a music player, a digital music player, a portable music player, a digital video player, a video player, a digital video disc (DVD) player, and a portable digital video player.

[0042] In this regard, Figure 9 illustrates an example of a processor-based system 104 that can employ the simplified MIMO communication scheme illustrated in Figures 4-8. In this example, the processor-based system 104 includes one or more central processing units (CPUs) 106, each including one or more processors 108. The CPU(s) 106 may have cache memory 110 coupled to the processor(s) 108 for rapid access to temporarily stored data. The CPU(s) 106 is coupled to a system bus 112 and can intercouple devices included in the processor-based system 104. As is well known, the CPU(s) 106 communicates with these other devices by exchanging address, control, and data information over the system bus 112. Although not illustrated in Figure 9, multiple system buses 112 could be provided, wherein each system bus 112 constitutes a different fabric.

[0043] Other devices can be connected to the system bus 112. As illustrated in Figure 9, these devices can include a memory system 114, one or more input devices 116, one or more output devices 118, one or more network interface devices 120, and one or more display controllers 122, as examples. The input device(s) 116 can include any type of input device, including but not limited to input keys, switches, voice processors, etc. The output device(s) 118 can include any type of output device, including but not limited to audio, video, other visual indicators, etc. The network interface device(s) 120 can be any devices configured to allow exchange of data to and from a network 124. The network 124 can be any type of network, including but not limited to a wired or wireless network, a private or public network, a local area network (LAN), a wireless local area network (WLAN), a wireless wide area network (WW AN), and the Internet. The network interface device(s) 120 can be configured to support any type of communications protocol desired. The memory system 114 can include one or more memory units (not shown).

[0044] The CPU(s) 106 may also be configured to access the display controller(s) 122 over the system bus 112 to control information sent to one or more displays 126. The display controller(s) 122 sends information to the display(s) 126 to be displayed via one or more video processors 128, which process the information to be displayed into a format suitable for the display(s) 126. The display(s) 126 can include any type of display, including but not limited to a cathode ray tube (CRT), a LED display, a liquid crystal display (LCD), a plasma display, etc.

[0045] Those of skill in the art will further appreciate that the various illustrative logical blocks, modules, circuits, and algorithms described in connection with the aspects disclosed herein may be implemented as electronic hardware, instructions stored in memory or in another computer-readable medium and executed by a processor or other processing device, or combinations of both. The master devices, and slave devices described herein may be employed in any circuit, hardware component, integrated circuit (IC), or IC chip, as examples. Memory disclosed herein may be any type and size of memory and may be configured to store any type of information desired. To clearly illustrate this interchangeability, various illustrative components, blocks, modules, circuits, and steps have been described above generally in terms of their functionality. How such functionality is implemented depends upon the particular application, design choices, and/or design constraints imposed on the overall system. Skilled artisans may implement the described functionality in varying ways for each particular application, but such implementation decisions should not be interpreted as causing a departure from the scope of the present disclosure.

[0046] The various illustrative logical blocks, modules, and circuits described in connection with the aspects disclosed herein may be implemented or performed with a processor, a Digital Signal Processor (DSP), an Application Specific Integrated Circuit (ASIC), a Field Programmable Gate Array (FPGA) or other programmable logic device, discrete gate or transistor logic, discrete hardware components, or any combination thereof designed to perform the functions described herein. A processor may be a microprocessor, but in the alternative, the processor may be any conventional processor, controller, microcontroller, or state machine. A processor may also be implemented as a combination of computing devices, e.g., a combination of a DSP and a microprocessor, a plurality of microprocessors, one or more microprocessors in conjunction with a DSP core, or any other such configuration.

[0047] The aspects disclosed herein may be embodied in hardware and in instructions that are stored in hardware, and may reside, for example, in Random Access Memory (RAM), flash memory, Read Only Memory (ROM), Electrically Programmable ROM (EPROM), Electrically Erasable Programmable ROM (EEPROM), registers, a hard disk, a removable disk, a CD-ROM, or any other form of computer readable medium known in the art. An exemplary storage medium is coupled to the processor such that the processor can read information from, and write information to, the storage medium. In the alternative, the storage medium may be integral to the processor. The processor and the storage medium may reside in an ASIC. The ASIC may reside in a remote station. In the alternative, the processor and the storage medium may reside as discrete components in a remote station, base station, or server.

[0048] It is also noted that the operational steps described in any of the exemplary aspects herein are described to provide examples and discussion. The operations described may be performed in numerous different sequences other than the illustrated sequences. Furthermore, operations described in a single operational step may actually be performed in a number of different steps. Additionally, one or more operational steps discussed in the exemplary aspects may be combined. It is to be understood that the operational steps illustrated in the flow chart diagrams may be subject to numerous different modifications as will be readily apparent to one of skill in the art. Those of skill in the art will also understand that information and signals may be represented using any of a variety of different technologies and techniques. For example, data, instructions, commands, information, signals, bits, symbols, and chips that may be referenced throughout the above description may be represented by voltages, currents, electromagnetic waves, magnetic fields or particles, optical fields or particles, or any combination thereof. [0049] The previous description of the disclosure is provided to enable any person skilled in the art to make or use the disclosure. Various modifications to the disclosure will be readily apparent to those skilled in the art, and the generic principles defined herein may be applied to other variations without departing from the spirit or scope of the disclosure. Thus, the disclosure is not intended to be limited to the examples and designs described herein, but is to be accorded the widest scope consistent with the principles and novel features disclosed herein.