Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
SPLIT GATE FLASH MEMORY SYSTEM USING COMPLEMENTARY VOLTAGE SUPPLIES
Document Type and Number:
WIPO Patent Application WO/2016/118238
Kind Code:
A1
Abstract:
A non- volatile memory device comprises a semiconductor substrate of a first conductivity type. An array of non-volatile memory cells is located in the semiconductor substrate and arranged in a plurality of rows and columns. Each memory cell comprises a first region on a surface of the semiconductor substrate of a second conductivity type, and a second region on the surface of the semiconductor substrate of the second conductivity type. A channel region is between the first region and the second region. A word line overlies a first portion of the channel region and is insulated therefrom, and adjacent to the first region and having little or no overlap with the first region. A floating gate overlies a second portion of the channel region, is adjacent to the first portion, and is insulated therefrom and is adjacent to the second region. A coupling gate overlies the floating gate. A bit line is connected to the first region. During the operations of program, read, or erase, a negative voltage can be applied to the word lines and/or coupling gates of the selected or unselected memory cells.

Inventors:
TRAN HIEU VAN (US)
LY ANH (US)
VU THUAN (US)
NGUYEN HUNG QUOC (US)
Application Number:
PCT/US2015/064082
Publication Date:
July 28, 2016
Filing Date:
December 04, 2015
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
SILICON STORAGE TECH INC (US)
International Classes:
G11C5/14; G11C8/08; G11C16/04; G11C16/08; G11C16/10; G11C16/16; G11C16/30
Foreign References:
US20130242672A12013-09-19
US20090039410A12009-02-12
US6493262B12002-12-10
US20130010539A12013-01-10
US20140369136A12014-12-18
US20100157670A12010-06-24
US20020141249A12002-10-03
US8106701B12012-01-31
US7868375B22011-01-11
Attorney, Agent or Firm:
YAMASHITA, Brent (2000 University AvenueEast Palo Alto, CA, US)
Download PDF:
Claims:
What Is Claimed Is:

1. A non- volatile memory device comprising:

a semiconductor substrate of a first conductivity type;

an array of non-volatile memory cells in the semiconductor substrate arranged in a plurality of rows and columns, each memory cell comprising:

a first region on a surface of the semiconductor substrate of a second conductivity type;

a second region on the surface of the semiconductor substrate of the second conductivity type;

a channel region between the first region and the second region;

a word line overlying a first portion of the channel region and insulated therefrom, and adjacent to the first region and having little or no overlap with the first region;

a floating gate overlying a second portion of the channel region, adjacent to the first portion, and insulated therefrom and adjacent to the second region;

a coupling gate overlying the floating gate; and

a bit line connected to the first region;

a charge pump circuit for generating a first negative voltage; and

a control circuit for receiving a command signal and for generating a plurality of control signals to control the application of the first negative voltage to the coupling gate of the a plurality of memory cells.

2. The non-volatile memory device of claim 1, wherein said plurality of control signals are generated in response to an erase command.

3. The non-volatile memory device of claim 2, wherein the first negative voltage is between -5 and -9 volts.

4. The non- volatile memory device of claim 1, wherein said control circuit comprises a negative high voltage level shifter circuit

5. The non-volatile memory device of claim 4, wherein said control circuit comprises a negative medium voltage level shifter circuit.

6. The non-volatile memory device of claim 4, wherein said negative high voltage level shifter circuit generates the first negative voltage.

7. The non-volatile memory device of claim 5, wherein said negative medium voltage level shifter circuit generates a second negative voltage.

8. The non-volatile memory device of claim 1, wherein said control circuit comprises a coupling gate decoder circuit.

9. The non-volatile memory device of claim 8, wherein said coupling gate decoder circuit comprises one or more current limiter circuits.

10. The non-volatile memory device of claim 8, wherein the coupling gate decoder circuit provides a bias voltage to a coupling gate of an unselected memory cell.

11. The non-volatile memory device of claim 1, wherein each memory cell is a split gate flash memory cell.

12. The non-volatile memory device of claim 1, wherein each memory cell is located in a P-well inside a deep N-well.

13. The non-volatile memory device of claim 1, further comprising a discharge circuit for discharging the first negative voltage.

14. The non- volatile memory device of claim 1, wherein the charge pump circuit comprises a plurality of pump stages, wherein the bulk of at least one pump stage is coupled to the output of another pump stage.

15. The non-volatile memory device of claim 14, wherein the charge pump can be configured to generate a negative voltage or a positive voltage.

16. The non-volatile memory device of claim 15, wherein a deep N-well of a transistor is at zero volts when the charge pump is used to generate a negative voltage and at a positive voltage when the charge pump is used to generate a positive voltage.

17. A method of operating a non- volatile memory device of the type having a semiconductor substrate of a first conductivity type; an array of non-volatile memory cells in the semiconductor substrate arranged in a plurality of rows and columns; with each memory cell having a first region on a surface of the semiconductor substrate of a second conductivity type; a second region on the surface of the semiconductor substrate of the second conductivity type; a channel region between the first region and the second region, a word line overlying a first portion of the channel region and insulated therefrom, and adjacent to the first region and having little or no overlap with the first region; a floating gate overlying a second portion of the channel region, adjacent to the first portion, and insulated therefrom, and adjacent to the second region; a coupling gate overlying the floating gate; a bit line connected to the first region; said method comprising:

applying a first negative voltage to the coupling gate of each of a plurality of memory cells; and

applying a non-negative voltage to the word line, bit line, and second region of each of the plurality of memory cells.

18. The method of claim 17, wherein said method is for erasing the selected memory cell.

19. The method of claim 18, wherein the first negative voltage is between -5 and -9 volts.

20. The method of claim 17, wherein the memory device comprises a negative high voltage level shifter circuit.

21. The method of claim 20, wherein said control circuit comprises a negative medium voltage level shifter circuit.

22. The method of claim 20, wherein said negative high voltage level shifter circuit generates the first negative voltage.

23. The method of claim 21, wherein said negative medium voltage level shifter circuit generates a second negative voltage.

24. The method of claim 17, wherein the memory devices comprises a coupling gate decoder circuit.

25. The method of claim 24, wherein said coupling gate decoder circuit comprises one or more current limiter circuits.

26. The method of claim 24, wherein the coupling gate decoder circuit provides a bias voltage to the coupling gates of unselected memory cells.

27. The method of claim 17, wherein each memory cell is a split gate flash memory cell.

28. The method of claim 17, further comprising discharging the first negative voltage using a discharge circuit.

29. The method of claim 17, wherein the charge pump circuit comprises a plurality of pump stages, wherein the bulk of at least one pump stage is coupled to the output of another pump stage.

30. The method of claim 29, wherein the charge pump can be configured to generate a negative voltage or a positive voltage.

31. The method of claim 30, further comprising applying zero volts to a deep N-well of a transistor to generate a negative voltage

32. The method of claim 30 further comprising applying a positive voltage to a deep N-well of a transistor to generate a positive voltage.

33. A decoder circuit for use with a coupling gate of a flash memory cell, comprising: a first circuit for providing a bias voltage to the coupling gate when the flash memory cell is selected for a read operation;

a second circuit for providing a positive voltage to the coupling gate when the flash memory cell is selected for a program operation; a third circuit for providing a voltage to the coupling gate when the flash memory cell is selected for an erase operation; and

a fourth circuit for providing an inhibit voltage to the coupling gate when the flash memory cell is unselected.

34. The circuit of claim 33, wherein the decoder circuit does not contain cascoding transistors.

35. The circuit of claim 33, wherein the third circuit provides a negative voltage for the coupling gate.

36. A decoder circuit for use with a flash memory cell, comprising:

an erase gate decoder circuit for use with an erase gate of the flash memory cell;

a source line decoder circuit for use with a source line of the flash memory cell;

a coupling gate decoder circuit for use with a coupling gate of the flash memory cell, the coupling gate decoder circuit comprising:

a first circuit for providing a bias voltage to the coupling gate when the flash memory cell is selected for a read operation;

a second circuit for providing a positive voltage to the coupling gate when the flash memory cell is selected for a program operation;

a third circuit for providing a voltage to the coupling gate when the flash memory cell is selected for an erase operation; and a fourth circuit for providing an inhibit voltage to the coupling gate when the flash memory cell is unselected.

37. The circuit of claim 36, wherein the coupling date decoder circuit does not contain cascoding transistors.

38. The circuit of claim 36, wherein the third circuit providing a negative voltage for the coupling gate.

39. A method of operating a flash memory device comprising a first set of memory cells and a second set of memory cells, the method comprising:

erasing the first set of memory cells, the erasing step comprising:

applying a first negative voltage to each coupling gate of the first set of memory cells;

applying a non-negative voltage to each word line and bit line of the first set of memory cells; and

applying a first positive voltage to each erase gate of the first set of memory cells; and

inhibiting the erasing of the second set of memory cells by applying a second positive voltage to each coupling gate of the second set of memory cells.

40. The method of claim 39, wherein the step of applying a second positive voltage occurs concurrently or at approximately the same time as the step of applying a first negative voltage and before the step of applying a first positive voltage.

41. A negative high voltage level shifter for receiving an input and generating an output, comprising:

a cascode circuit comprising a first PMOS transistor, a second PMOS transistor, a first NMOS transistor and a second NMOS transistor, the first NMOS transistor comprising a deep N- well the second NMOS transistor comprising a deep N-well;

wherein a terminal of the first NMOS transistor is coupled to a terminal of the second NMOS transistor and generates a high negative voltage as the output in response to the input.

42. The negative high voltage level shifter of claim 41, wherein the deep N-well is driven to zero voltage when the output generates a high negative voltage

43. The negative high voltage level shifter of claim 41, further comprising a negative medium voltage level shifter circuit.

44. The negative high voltage level shifter of claim 41, wherein a Vdd high voltage supply switches to ground when an output of the negative high voltage level shifter generating a negative voltage.

Description:
SPLIT GATE FLASH MEMORY SYSTEM USING COMPLEMENTARY VOLTAGE SUPPLIES

TECHNICAL FIELD

[0001] The present invention relates to a non- volatile memory cell device and a method of operating same. More particularly, the present invention relates to such memory device in which complementary voltage supplies are used. A negative voltage is applied to the control gate and/or word line or a selected or unselected memory cell during the operations of read, program or erase.

BACKGROUND OF THE INVENTION

[0002] Non- volatile memory cells are well known in the art. One prior art non- volatile split gate memory cell 10 is shown in Figure 1. The memory cell 10 comprises a semiconductor substrate 12 of a first conductivity type, such as P type. The substrate 12 has a surface on which there is formed a first region 14 (also known as the source line SL) of a second conductivity type, such as N type. A second region 16 (also known as the drain line) also of N type is formed on the surface of the substrate 12. Between the first region 14 and the second region 16 is a channel region 18. A bit line BL 20 is connected to the second region 16. A word line WL 22 is positioned above a first portion of the channel region 18 and is insulated therefrom. The word line 22 has little or no overlap with the second region 16. A floating gate FG 24 is over another portion of the channel region 18. The floating gate 24 is insulated therefrom, and is adjacent to the word line 22. The floating gate 24 is also adjacent to the first region 14. The floating gate 24 may overlap the first region 14 to provide coupling from the region 14 into the floating gate 24. A coupling gate CG (also known as control gate) 26 is over the floating gate 24 and is insulated therefrom. An erase gate EG 28 is over the first region 14 and is adjacent to the floating gate 24 and the coupling gate 26 and is insulated therefrom. The top corner of the floating gate 24 may point toward the inside corner of the T-shaped erase gate 28 to enhance erase efficiency. The erase gate 28 is also insulated from the first region 14. The cell 10 is more particularly described in USP 7,868,375 whose disclosure is incorporated herein by reference in its entirety.

[0003] One exemplary operation for erase and program of prior art non-volatile memory cell 10 is as follows. The cell 10 is erased, through a Fowler-Nordheim tunneling mechanism, by applying a high voltage on the erase gate 28 with other terminals equal to zero volt. Electrons tunnel from the floating gate 24 into the erase gate 28 causing the floating gate 24 to be positively charged, turning on the cell 10 in a read condition. The resulting cell erased state is known as T state. The cell 10 is programmed, through a source side hot electron programming mechanism, by applying a high voltage on the coupling gate 26, a high voltage on the source line 14, a medium voltage on the erase gate 28, and a programming current on the bit line 20. A portion of electrons flowing across the gap between the word line 22 and the floating gate 24 acquire enough energy to inject into the floating gate 24 causing the floating gate 24 to be negatively charged, turning off the cell 10 in read condition. The resulting cell programmed state is known as '0' state.

[0004] In the prior art, various combinations of positive or zero voltages were applied to word line 22, coupling gate 26, and floating gate 24 to perform read, program, and erase operations. The prior art did not apply negative voltages for these operations.

[0005] One object of the present invention is to utilize negative and positive voltages for a nonvolatile memory cell device such that a negative voltage is applied to word line 22 and/or coupling gate 26 during read, program, and/or erase operations for selected or unselected cells, depending on the operation. This will allow for the use of a lower positive voltage supply than in the prior art, which will allow for a more compact and space-efficient layout for the memory cell device.

SUMMARY OF THE INVENTION

[0006] The present invention utilizes negative and positive voltages for a non- volatile memory cell device such that a negative voltage is applied to word line 22 and/or coupling gate 26 during read, program, and/or erase operations for selected or unselected cells, depending on the operation. As a result, the present invention allows for a more compact and space-efficient layout for the memory cell device than the prior art.

BRIEF DESCRIPTION OF THE DRAWINGS

[0007] Figure 1 is a cross-sectional view of a non-volatile memory cell of the prior art to which the method of the present invention can be applied.

[0008] Figure 2 is a block diagram of a non- volatile memory device using the non- volatile memory cell of the prior art shown in Figure 1.

[0009] Figure 3 depicts exemplary waveforms for a programming operation of a non-volatile memory device.

[0010] Figure 4 depicts exemplary waveforms for an erase operation of a non- volatile memory device.

[0011] Figure 5 depicts exemplary waveforms for a normal read operation of a non-volatile memory device.

[0012] Figure 6 depicts exemplary waveforms for a read operation of a non-volatile memory device using tolerance thresholds for reading a "0" and a "1." [0013] Figure 7A depicts a cross-section of a non-volatile memory cell.

[0014] Figure 7B depicts a symbolic representation of the memory cell of Figure 7A.

[0015] Figure 7C depicts a symbolic representation of the memory cell of Figure 7A.

[0016] Figure 8 depicts a negative high voltage level shifter.

[0017] Figure 9 depicts another negative high voltage level shifter.

[0018] Figure 10 depicts another negative high voltage level shifter.

[0019] Figure 11 depicts a voltage supply circuit.

[0020] Figure 12 depicts another voltage supply circuit.

[0021] Figure 13 depicts a negative high voltage discharge circuit.

[0022] Figure 14 depicts another negative high voltage discharge circuit.

[0023] Figure 15 depicts a ground switch.

[0024] Figure 16 depicts a decoder circuit.

[0025] Figure 17 depicts a coupling gate decoder circuit.

[0026] Figure 18 depicts an erase gate decoder circuit.

[0027] Figure 19 depicts a source line decoder circuit.

[0028] Figure 20 depicts a charge pump.

[0029] Figure 21 depicts a negative high voltage level shifter.

[0030] Figures 22 A, 22B, and 22C depict capacitors.

[0031] Figure 23 depicts another negative high voltage level shifter.

[0032] Figure 24 depicts a multiplexor.

[0033] Figure 25 depicts another negative high voltage level shifter. DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT

[0034] Figure 2 depicts an embodiment of an architecture for a flash memory system comprising die 200. Die 200 comprises: memory array 215 and memory array 220 for storing data, memory arrays 215 and 220 comprising rows and columns of memory cells of the type described previously as memory cell 10 in Figure 1, pad 240 and pad 280 for enabling electrical communication between the other components of die 200 and, typically, wire bonds (not shown) that in turn connect to pins (not shown) or package bumps that are used to access the integrated circuit from outside of the packaged chip or macro interface pins (not shown) for interconnecting to other macros on a SOC (system on chip); high voltage circuit 275 used to provide positive and negative voltage supplies for the system; control logic 270 for providing various control functions, such as redundancy and built-in self-testing; analog circuit 265; sensing circuits 260 and 261 used to read data from memory array 215 and memory array 220, respectively; row decoder circuit 245 and row decoder circuit 246 used to access the row in memory array 215 and memory array 220, respectively, to be read from or written to; column decoder circuit 255 and column decoder circuit 256 used to access bytes in memory array 215 and memory array 220, respectively, to be read from or written to; charge pump circuit 250 and charge pump circuit 251, used to provide increased voltages for program and erase operations for memory array 215 and memory array 220, respectively; negative voltage driver circuit 230 shared by memory array 215 and memory array 220 for read and write operations; high voltage driver circuit 225 used by memory array 215 during read and write operations and high voltage driver circuit 226 used by memory array 220 during read and write operations. [0035] In response to the read, erase or program command, the logic circuit 270 causes the various voltages to be supplied in a timely and least disturb manner to the various portions of both the selected memory cell 10 and the unselected memory cells 10.

[0036] For the selected and unselected memory cell 10, the voltage and current applied are as follows. As used hereinafter, the following abbreviations are used: source line or first region 14 (SL), bit line 20 (BL), word line 22 (WL), and coupling gate 26 (CG).

[0037] The prior art method of performing read, erase, and program operations for selected memory cell 10 or unselected memory cell 10 involves applying the following voltages:

Operation #1: PEO (positive erase operation ) table

[0038] In one embodiment, negative voltages can be applied to word line 22 when memory cell 10 is unselected during read and program operations, such that the following voltages are applied:

Operation #2: PEO (positive erase operation ) table WL - BL - CG -unsel CG - EG-

WL BL CG EG

unsel unsel same sector unsel unsel

Read 1.0-2V -0.5V/ 0.6-2V OV 0-2.6V 0-2.6V 0- 0- 0-2.6V

OV 2.6V 2.6V

Erase OV OV OV OV OV 0-2.6V 0- 11.5- 0-2.6V

2.6V 12V

Program IV -0.5V/ luA Vinh 10- 0-2.6V 0- 4.5- 0-2.6V

OV 11V 2.6V 5V

[0039] In another embodiment, negative voltages can be applied to word line 22 when memory cell 10 is unselected during read, erase, and program operations, and negative voltages can be applied to coupling gate 26 during an erase operation, such that the following voltages are applied:

Operation #3: PNEO (positive negative erase operation ) table

SL SL-unsel

Read OV 0-0.5V

Erase OV O-IV

Program 4.5-5V O-IV

[0040] The CGINH signal listed above is a inhibit signal that is applied to the coupling gate 26 of an unselected cell that shares an erase gate 28 with a selected cell.

[0041] Referring to Figure 3, there is shown one example of signal timing waveforms for a program operation under Operation #3 described above. Signals WL, BL, CG, SL, EG as corresponding respectively to terminals WL, BL, CG, SL, EG of the memory cell 10 are as described above. For programming, a signal WL 302 goes to high ( e.g.,- Vdd) first (such as to set a control signal in decoder circuit 1600 described below then start to settle down (to a bias voltage Vpwl). Then signal BL 304 and CG 306 go high, e.g., -Vinh =~ Vdd and 10 to 1 lv respectively, and then SL 308 goes high (e.g., ~ 4.5v to 5v) . Alternatively, CG 306 goes high after SL 308 (as shown by the dotted line waveform). Signal CGINH 312 goes high, e.g., 3-6V, concurrently or at approximately the same time with the signal CG 306, and goes high preferably before signal EG 310 going high, e.g., 6-9V, to reduce the disturb effect on un-selected CG with

CGINH level. Alternatively, the signal CGINH 312 can go high at approximately the same time the signal EG 310. The signal WL 302 settles down to a voltage Vpwl, e.g., lv, and the signal BL

304 settles down to a voltage Vdp, e.g., ~0.5v as CG goes high. Unselected WLs goes down to 0V or negative, e.g., -0.5v, before or concurrent with selected WL 302 goes high. Unselected CGs and EGs stays at value in standby, e.g., 0 to 2.6v. Unselected SLs stays at a value in standby, e.g.,

Ov or switches to a bias voltage, e.g., lv, as CG 306 goes high (unselected SL switching to a bias level to prevent leakage current through unselected cells through the BLs). The P substrate 12 is at zero volts or alternatively can be at a negative voltage level in programming.

[0042] The signal BL 304 goes first high to Vinh (inhibit voltage) to prevent inadvertent program disturb due various signals are not settled yet during ramping to programming voltages. The timed sequence CG 306 vs. SL 310 are optimized to reduce disturb effect, e.g. whichever signal causes more disturb goes high last. The ramping down of programming pulses are reversed in order to minimize disturb (i.e., signal that goes up first now goes down last). The signal SL 310 goes down, then CG 306 goes down, then WL 302 and BL 304 goes down. In the embodiment of programming with the substrate P going negative, e.g., -IV, this negative switching is concurrent with the signal WL goes low or the CG goes high. The timed sequence of EG 310 and CGINH 312 is optimized to reduce disturb effect (soft erase in shared EG unselected row) as shown. The signal CGINH 312 goes high before or approximately at the same time as the signal EG 312. The ramping down is reversed with CGINH 312 going down after or approximately at the same time as the signal EG 312.

[0043] Referring to Figure 4, there is shown one example of signal timing waveforms for an erase operation under Operation #3 described above. For erase, the signal WL 302 goes high, e.g.,

Vdd, (such as to set control signal in the decoder circuit 1600 described below) then goes low, e.g., 0V (or alternatively a negative such as -0.5V). At approximately same time or a short time thereafter as the WL 302 going low, the signal CG 306 goes negative, e.g., -6V to -9V. The selected EG 310 then goes high, e.g., 9V to 6V. The signals BL 304, SL 308 stays at a value in standby, e.g., 0V. Unselected WLs goes down to 0V or negative, e.g., -0.5V, before or concurrent with selected EG 310 going high. Unselected CGs and EGs stay at value in standby, e.g., 0 to

2.6V. Alternatively unselected CGs can be at a negative level (same as selected CG negative level). Unselected SLs stay at a value in standby, e.g., OV. The P substrate 12 is at zero volt or alternatively can be at a negative voltage level to enhance the erasing.

[0044] The ramping down of erase pulses is approximately reversed in order (i.e., signal that goes up first now goes down last). The signals EG 310 and CG 306 goes to standby value, e.g., 0V.

[0045] Referring to Figure 5, there is shown one example of signal timing waveforms for a read operation under Operation #3 described above. Referring to Figure 6, there is shown one example of a signal timing waveform for read signals for positive/negative bias levels as described above for use in the memory device 10 of the present invention. This read signal waveform goes with the program and erase signal waveform in Figure 3 for complete non-volatile erase/program/read operation. For Read Normal waveform, the SL 308 is at standby value, e.g., 0V. The CG 306 is at standby value, e.g., 0V or 2.6V, or alternatively switching to a higher bias value in read, e.g. 3.6V (to help increase the memory cell current due to CG voltage coupling to FG potential in read condition). The EG 310 is at standby value, e.g., 0V or 2.6V, or alternatively switching to a higher bias value in read, e.g. 3.6V (to help increase the memory cell current due to EG voltage coupling to FG potential in read condition). The standby values are similar to those for program and erase condition. The WL 302 and BL 304 switch to bias level in read, e.g. 2.6V and 1.0V respectively to selected memory cells for reading. Unselected WLs can be biased at zero volt or a negative voltage level, e.g., -0.5V ( to reduce leakage on unselected rows). Unselected SLs can be biased at zero volt or a positive bias voltage level, e.g, 0.1-0.7V ( to reduce leakage on unselected rows). Unselected BLs can be biased at zero volt or alternatively be floated, meaning no voltage applied (effectively reduce BL-BL capacitance in read).

[0046] With reference to Figure 6, a Read MarginO operation is performed after programming the whole array to detect weak programming cells. After programming, the cell current is at a very low value normally <nano amperes (nA), this corresponds to reading out a '0' digital value (no cell current). However some cells may marginally stay at a couple micro amperes (due to weak programming due to various reasons such as cell leakage, weak cell programming coupling ratio, process geometrical effect, etc...) and this can causing read '0' to fail during the operating lifetime of the memory device 10. A Read MarginO is used to screen out those weak cells. For Read MarginO waveform, the SL 308 is at standby value, e.g., Ov. The WL 302 and BL 304 switch to bias level in read, e.g. 2.6v and l.Ov respectively to selected memory cells for reading as in Read Normal condition. The CG 306 is biased at a marginO value in read, e.g. 3V, to detect weak programmed cells. The CG voltage will couple into FG potential to amplify the weak programming effect, effectively increase the cell current, so the weak cells now read as a T instead of a '0' (effectively there is cell current instead of no cell current).

[0047] A Read Margin 1 operation is performed after erasing the whole array to detect weak erased cells. Negative CG now is utilized to detect this condition. The SL 308 is at standby value, e.g., Ov. The WL 302 and BL 304 switch to bias level in read, e.g. 2.6v and l.Ov respectively to selected memory cells for reading as in Read Normal condition. The CG 306 is biased at a marginl value in read, e.g. -3v to -5v, to detect weak erased cells. The CG voltage will couple negatively into FG potential to amplify the weak erased effect, effectively decrease the cell current (less FG potential), so the weak erased cells now read as a '0' instead of a T

(effectively there is no cell current instead of cell current).

[0048] Referring to Figure 7 A, an embodiment of a device cross section for memory cell 10 is depicted. Alternative embodiment of a device cross section for memory cell 10 is in P-substrate

730 without High Voltage P-well 710 and Deep N-well 720. The memory cell 10 with source region 14, bitline region 16, channel region 18, and substrate region 12 is shown sitting inside region High Voltage (HV) P-well 710 (other regions or terminals of the memory cell 10 is not shown). The region P-well 710 sits inside a Deep N-well (DNW) region 720. The Deep N-well region 720 sits inside a P-substrate 730. Due to isolation feature of the DNW region 720, typically connected to zero volt or Vdd, the HV P-well 710 can be biased negative to enhance electrical performance of the memory cells such as in erase or program.

[0049] The device cross section in Figure 7 also is applicable for a high voltage nmos transistor in Deep N-well with high voltage nmos source, drain, and channel replacing respectively region 16, 14, 18 of the memory cell 10. Deep N-well 720 similarly serves as a voltage isolation region such that the high voltage nmos can be applied in negative voltage operation. Embodiments are done to ensure reduced stress across transistor terminals and junctions of the HV nmos in DNW.

[0050] Referring to Figure 7B, a symbolic representation 740 of memory cell 10 is depicted, with deep N-well 720 shown as "DNW" and HV P-well 710 shown as

P-well." Shown in Figure 7B is a transistor symbol 750 for NMOS in HV P-well 710 inside Deep N-well 720.

[0051] Referring to Figure 8, a first embodiment of a level shifter is depicted, negative high voltage level shifter 800, which can be contained in logic 270, negative voltage driver circuit 230, high voltage driver circuit 225, and/or high voltage driver circuit 226 in Figure 2.

[0052] Negative high voltage level shifter 800 receives an input, IN, and produces an output,

VNBN. Negative high voltage level shifter 800 drives the deep N-well DNWB 804 of transistor

820 and transistor 830 to minimize the occurrence of a breakdown between layers of transistor

820 and transistor 830. DNW control circuit 835 receives input IN2 802 to produce output

DNWB 804 level as appropriate to reduce voltage stress for the transistors 820 and 830. Inverter

805 receives an input, IN, and produces an inverter output, INB, which is input into inverter 810 and the gate of PMOS transistor 825. The output of inverter 810 is coupled to the gate of PMOS transistor 815. PMOS transistors 815 and 825 are coupled to NMOS transistors 820 and 830 as shown. The output, VOUT 808, can vary between VHVNEG 806 and Vdd, which in this example are -8V and 2V, respectively. The DNWB level for example can be from 0V to Vdd (e.g., 2.5V) and it is 0V when VHVNEG is -8V. This minimizes the voltage stress to 8V (instead of 8V+2.5V= 10.5V) between DNWB and HV P-well and source/drain of the transistors 820 and 830. Alternatively the DNWB level can be driven to -0.5V (without forward the P substrate - DNW junction) when VHVNEG is -8V to further minimize the voltage stress. At other times such as when VHVNEG is at zero volt or at a small negative voltage, the DNW control circuit 835 can drive DNWB to be positive, e.g., Vdd level, to minimize noise or latch-up (preventing forwarding P substrate to Deep Nwell junction). This technique for driving DNWB is applicable for all of the embodiments to be described.

[0053] Referring to Figure 9, a second embodiment of a level shifter is depicted, negative high voltage level shifter 900, which can be contained in logic 270, negative voltage driver circuit 230, high voltage driver circuit 225, and/or high voltage driver circuit 226 in Figure 2. Negative high voltage level shifter 900 comprises the same components as negative high voltage level shifter

800 with the addition of cascoding PMOS transistors 935 and 945 and cascoding NMOS transistors 940, and 950 as shown. Negative high voltage level shifter 900 receives an input, IN, and generates an output, OUT 908. The output, OUT 908, varies between VHVNEG 906 and

Vdd, which in this example are -8V and 2V, respectively. The DNWB signal 904 is driven similarly to that of the negative high voltage level shifter circuit 800 to minimize voltage stress.

The gates of the PMOS transistors 935 and 945 is connected to gnd (=0V instead of = Vdd) to minimize voltage stress across the gate-source/drain terminals. The gates of the NMOS transistors 940 and 950 is connected to VNBN 960 ( = between Vdd and an intermediate negative level, e.g., -3V) to minimize voltage stress across the gate- source/drain (e.g., 8V-3V = 5V instead of 8+Vdd=10.5V), source-drain( e.g., 8V-3V-Vt=~4v instead of 8+Vdd=10.5V, Vt = NMOS threshold voltage).

[0054] Referring to Figure 10, a third embodiment of a level shifter is depicted, negative high voltage level shifter 1000, which can be contained in logic 270, negative voltage driver circuit

230, high voltage driver circuit 225, and/or high voltage driver circuit 226 in Figure 2. Negative high voltage level shifter 1000 comprises the same components as negative high voltage level shifter 900 with the addition an intermediate (medium) negative level shifter 1002 consists of

PMOS transistors 1075 and 1085 and NMOS transistors 1080 and 1090. The introduction of the intermediate negative level shifter 1002 with an intermediate negative level VHVNEGM, e.g., -

3V and additional intermediate negative bias level VNBP 1065 for gates of PMOS transistors and

VNBN for gates of NMOS transistors is to reduce voltage stress across the terminals of the

PMOS and NMOS transistors in the negative (high) level shifter. Negative high voltage level shifter 1000 receives an input, IN, and generates an output, OUT 1008. The output, OUT 1008, varies between VHVNEG 1006 , GND and Vdd, which in this example are -8V, 0V and 2V, respectively. The output, OUT 1008, varies between VHVNEG 1006 , and GND (=VDDSWX

1012), which in this example are -8V and 0V, respectively when the voltage VHVNEG 1006 is at maximum high negative voltage -8V. VHVNEGM can comprise a negative power supply of -3V.

The output OUTM 1086 and OUTM_N 1076 of the intermediate negative level shifter 1002 varies between VHVNEGM and Vdd, which in this example are -3V and 2V, respectively.

VDDSWX 1012 can be a switched supply that switches between 2V and 0V. VDDSWX (Vdd high supply)1012 is initially at Vdd, e.g., 2V, and is switched to 0V when VHVNEG 1006 is at approximately half the maximum negative voltage, e.g., -4V, or at maximum negative voltage, e.g., -8V . VNBP 1065 can be switched between OV and -3V. When the VDDSWX 1012 is at OV, the VNBP 1065 is at -3V, the output OUTM_N 1076 is at -3V (=VHVNEGM) to pass 0V to the output OUT 1008. Since the voltage VNBP 1065 is at the intermediate negative voltage - 3V, the voltage stress across gate- source/drain of the transistors 1035 and 1045 is reduced. Since the voltage VNBN 1060 is at the intermediate negative voltage -3V, the voltage stress across gate-source/drain of the transistors 1040 and 1050 is reduced and the voltage stress across source- drain of the transistors 1020 and 1030 is reduced. Since the voltage OUT 1008 is at 0V (instead of = Vdd), the voltage stress across gate-source/drain of the transistors 1020 and 1030 is reduced and the voltage stress across source-drain of the transistors 1040 and 1050 is reduced. The cascoding PMOS transistors 1035 and 1045 has its bulk (nwell) connected to its source to reduce voltage stress between the bulk and drain/source. The cascoding NMOS transistors 1040 and 1050 has its bulk (Pwell) connected to its source to reduce voltage stress between the bulk and drain/source.

[0055] Referring to Figure 11, voltage supply circuit 1100 is depicted. Voltage supply circuit

1100 comprises a first negative voltage level shifter circuit 1105 and a second negative voltage level shifter circuit 1110, each of which can comprise one of negative high voltage level shifters

800, 900, and 1000. In this embodiment, first negative voltage level shifter circuit 1105 and second negative voltage level shifter circuit 1110 together comprise negative high voltage level shifter 1000 and receives an input, IN, and generates a medium (intermediate) negative voltage,

VHVNEGM, which ranges between 2V and -3 V in this example, and a high negative voltage,

VHVNEG, which ranges between 0V and -8V in this example. First negative voltage level shifter circuit 1105 and second negative voltage level shifter circuit 1110 are coupled to NMOS transistor 1115 (cascoding transistor) and NMOS transistor 1120 as shown. DNWB receives values of Vdd or 0V, and VPNext_pin 1101 receives a voltage of 2V or -8V. When the circuit 1100 is enabled, the output of the circuit 1105 and 1110 are for example equal to 2V which enable the NMOS transistors 1115 and 1120 to pass the VPNext_pin 1101 level into the VHVNEG 1106. When the circuit 1100 is disabled, the output of the circuit 1105 and 1110 are for example equal to -3V and -8v respectively which disable the NMOS transistors 1115 and 1120.

[0056] Referring to Figure 12, voltage supply circuit 1200 is depicted. Voltage supply circuit 1100 comprises negative voltage level shifter circuits 1225 and 1240, each of which comprises one of negative high voltage level shifters 800, 900, and 1000. Voltage supply circuit 1200 receives an enable signal, EN_TXN, which is 0V in the "off state and 2V in the "on" state, and generates a high negative voltage, VHVNEG, which ranges between 0V and -8V in this example. VNEG_3V is 2V or -3V. Negative charge pump 1230 and 1235 each pumps an input of -8V to an output of -12V. When the circuit 1200 is enabled, the outputs of the circuits 1230 and 1235 is at for example -12V, hence enable the PMOS transistors 1215 and 1220 to pass the voltage from VPNext_pin level into the VHVNEG 1206. When the circuit 1200 is disabled, the outputs of the circuits 1230 and 1235 is at for example 2V and 0V respectively, hence disable the PMOS transistors 1215 and 1220. The PMOS transistors 1210 and 1245 serves as cascoding transistors to reduce voltage stress for the transistors 1205 and 1250 respectively.

[0057] Referring to Figure 13, negative high voltage discharge circuit 1300 is depicted. When the inputs, IN3, IN 1st and IN2nd, change state to enable, the transistors 1315 and 1325 are enabled and outputs of circuit 1350 and 1355 are for example equal to Vdd (2V), VHVNEG is discharged through N2 from -8V to around -0.7V. The gates of NMOS transistors 1340

(cascoding transistor) and 1345 equal to for example -3V and -8V in off state (the circuit 1350 and 1355 are disabled) to isolate the negative level VHVNEG from the NMOS transistor 1335. The discharge current is controlled initially by current bias 1310 (enabled by the input IN 1st) and then by the transistor 1325 (enabled by the input IN2nd).

[0058] Referring to Figure 14, negative high voltage discharge circuit 1400 is depicted. When the inputs, INlst and IN2nd, change state to enable, VHVNEG is discharged from -8V to an intermediate negative voltage level, determined by the number of Vt (threshold voltage) of diode connected NMOS transistors 1455 and 1460. The discharge current is controlled initially by current bias 1435 (enabled by the input INlst) and then by the transistor 1445 (enabled by the input IN2nd). Then VHVNEG is discharged quickly from the intermediate negative level through Nl 1415 and N2 1420 transistor to around 0.0V. The gates of the NMOS transistors 1415 (cascoding transistor) and 1420 are controlled by the medium negative level shifter 1405 and high negative level shifter 1410 respectively.

[0059] Referring to Figure 15, ground switch circuit 1500 is depicted. Ground switch circuit 1500 comprises negative high voltage circuit 1505, negative high voltage circuit 1510, NMOS transistor 1515, and NMOS transistor 1520. Ground switch circuit 1500 receives an input signal, IN, and generates an output signal, VHVNEG.

[0060] Referring to Figure 16, decoder circuit 1600 is depicted. Decoder circuit 1600 can be contained within logic 270, negative voltage driver circuit 230, high voltage driver circuit 225, and/or high voltage driver circuit 226 in Figure 2. Decoder circuit 1600 comprises high voltage level shifter 1605, negative high voltage level shifter 1610, high voltage decider enable circuit 1615, erase gate decoder 1620, control gate decoder 1625, and source line decoder 1630. High voltage enable circuit 1615 is used to apply a high voltage from high voltage level shifter 1605 and/or a negative high voltage from negative high voltage level shifter 1610 to erase gate decoder 1620, coupling gate decoder 1625, and/or source line decoder 1630.

[0061] Referring to Figure 17, an embodiment 1700 is shown for control gate decoder 1625.

Control gate decoder 1700 comprises PMOS transistors 1705 and 1710, which provide a bias voltage VCGSUPR for the control gate during a read operation with current controlled by the

PMOS transistor 1705, PMOS transistor 1725, which provides isolation for a negative high voltage, PMOS transistors 1715 and 1720, which provide a positive high voltage in program through PMOS transistors, and NMOS transistors 1730, 1735, 1740 and 1745 which can provide an inhibit voltage in program for the control gate and NMOS transistor 1750 and 1755 which together with the NMOS transistor 1730 can provide a negative high voltage in erase for the control gate. The NMOS transistor 1755 serves as a current control for the negative voltage supply for the control gates. The NMOS transistor 1750 is enabled by a negative voltage level shifter enabled by a local decoded sector enabling line SECHV_EN in erase. As shown the circuit

1700 provides decoding for four control gate CG [3:0], one erase gate EG, and one source line

SL. There are four PMOS transistors 1715 with gates enabled by four global pre-decoded CG lines CGPH_HV_N[3:0] .There are four PMOS transistors 1710 with gates enabled by a local decoded sector enabling line SECHV_EN. There are four isolation PMOS transistors 1725 with gates enabled by a ground line. There are four NMOS transistors 1730 with gates enabled by four global pre-decoded CG lines CGNH_HV_N [3:0]. The PMOS transistor 1720 is enabled by a local decoded sector enabling line SECHV_EN_N to pass positive high voltage VCGSUP into the control gates. The NMOS transistors 1735 and 1740 are enabled by a global control signal

CGN_IS01 and CGN_IS02 respectively to pass CG_LOW_BIAS (such as the inhibit voltage in program) or to serve as isolation voltage, e.g., -8V and -3V respectively. The NMOS transistor 1745 is enabled by a local decoded sector enabling line SECHV_EN to pass CG_LOW_BIAS level into the control gate. DNWB 1704 is controlled to be 0V when VHVNEG is at a negative voltage, e.g., -8V. As shown there is no cascoding transistor needed in the positive CG decoding function in the CG decoder 1700. Alternatively for negative CG decoding, the cascoding NMOS transistor 1740 is optional. Alternatively the current controlled NMOS transistor for negative CG decoding 1755 is optional

[0062] Referring to Figure 18, an embodiment 1800 is shown for erase gate decoder 1620. Erase gate decoder 1800 comprises PMOS transistors 1805 and 1810 and NMOS transistor 1815. The PMOS transistor 1810 is a current controlled to pass a voltage or a high voltage VEGSUP into the erase gate. The PMOS transistor 1805 is enabled by a local decoded sector enabling line EN_HV_N to pass voltage VEGSUP level into the erase gate. The NMOS transistor 1815 is used to pass voltage EG_LOW_BIAS level, e.g, 0V-2.6V, into the erase gate. The decoded erase gate is shared across multiple rows of memory cells. As shown there is no cascoding transistor needed in the EG decoder 1620. Alternatively cascoding transistor PMOS and NMOS can be

implemented for the EG decoder 1629.

[0063] Referring to Figure 19, an embodiment 1900 is shown for source line decoder 1630.

Source line decoder 1900 comprises NMOS transistors 1905, 1910, 1915, and 1920. Source line decoder 1900 provides a bias voltage, SLP_LOW_BIAS, at a value of around 0.5V for the source line for an unselected cell. Applying this bias voltage prevents leakage for unselected memory cells. The NMOS transistor 1915 is used to pass VSLSUP level into the sourceline in program.

The decoded sourceline is shared across multiple rows of memory cells, The NMOS transistor

1920 is used to monitor VSLMON level from the sourceline in program. The NMOS transistor

1905 is used to pass SLRD_LOW_BIAS, e.g., 0V, level into the sourceline in read. [0064] Referring to Figure 20, high voltage negative chargepump circuit 2000 is depicted. High voltage negative chargepump circuit 2000 comprises PMOS transistor 2005 and PMOS transistor 2010 coupled to negative pumped output, NMOS transistor 2015 and NMOS transistor 2020 coupled to positive pumped output, and pump stage circuits 2025, 2030, 2035, and 2040. High voltage negative chargepump circuit 2000 provides a high negative voltage, VHV_NEG, and a high positive voltage, VHV_POS, which each of the pump stage circuits 2025, 2030, 2035, and 2045 receiving a voltage and outputting a higher positive voltage or a high negative voltage. The bulk (pwell) of the pass NMOS transistor of each stage is coupled to the output of the previous stage as shown. The DNWB of the NMOS transistors are biased at 0V in negative voltage pumping , at HV in positive voltage pumping, and optionally at Vdd at other times.

[0065] Referring to Figures 22A, 22B, and 22C, examples of capacitors that can be used in chargepump circuit 2000 are depicted, including the use of PMOS transistor 2205, capacitor 2210, and NMOS transistor 2215.

[0066] Referring to Figure 21, negative high voltage level shifter 2100 is depicted. The components of negative high voltage level shifter 2100 are identical to those of negative high voltage level shifter 1000 shown in Figure 10, the difference being that the HV nwell (bulk of PMOS transistor) is driven by input inverters in Figure 21 is at 0V when the particular transistor is off, to minimize junction breakdown in the transistor.

[0067] Referring to Figure 23, negative high voltage level shifter 2300 is depicted. Negative high voltage level shifter 2300 receives an input, IN, and generates an output, OUT. OUT is -8V or 2V in this example. DNWB is driven by Vdd or 0V. In this circuit there are two PMOS in series but only single NMOS in each leg of the level shifter.

[0068] Referring to Figure 24, multiplexing circuit 2400 is depicted with only NMOS pass gate [0069] Referring to Figure 25, negative high voltage level shifter 2500 is depicted. The components of negative high voltage level shifter 2100 are identical to those of negative high voltage level shifter 900 shown in Figure 9, the difference being the PMOS and NMOS transistors for cascoding purpose have its own separate bulk. .

The benefits of applying a negative voltage to the word line 22 or coupling gate 26 of the unselected or selected memory cells 10 during the operations of read, erase and program are to allow the memory cell to be scaled down more effectively. During erase, negative voltage on wordline of selected memory cells allows overall erase voltage to be lowered thus allowing cell dimension to be smaller (sustaining less voltage across various inter-cell or inter-layer

dimensional horizontal or vertical spacing, isolation, width, length, etc...). During program, negative voltage on wordline of unselected memory cells reduces leakage for un- selected memory cells leading to less disturb (for un-selected cells in same sector), more accurate programming current (for selected cells, less leakage interference) and less power consumption. For read, negative voltage on wordline of unselected memory cells leads to more accurate sensing due to less interference from leakage. It is also advantageous to combine negative wordline, negative coupling gate and negative P substrate for use in memory array operation resulting in lowered erase/program voltages and current, more effective erasing and programming, less cell disturb, and less cell leakage.