Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
SRAM WITH HIERARCHICAL BIT LINES IN MONOLITHIC 3D INTEGRATED CHIPS
Document Type and Number:
WIPO Patent Application WO/2018/125135
Kind Code:
A1
Abstract:
A memory device includes a first plurality of memory cells, a second plurality of memory cells, and a local sense amplifier between the first plurality of memory cells and the second plurality of memory cells, all on a first level, and a local bit line on a second level. The second level is vertically separated by one or more first inter-level dielectric layers from the first level in a first direction and the local bit line is electrically coupled to each memory cell of the first plurality of memory cells and the second plurality of memory cells, as well as the local sense amplifier. The memory device also includes a global bit line on a third level vertically separated by one or more inter-level dielectric layers from the first level in a second direction opposite the first direction, with the global bit line electrically coupled to the local sense amplifier.

Inventors:
WANG YIH (US)
Application Number:
PCT/US2016/069188
Publication Date:
July 05, 2018
Filing Date:
December 29, 2016
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
INTEL CORP (US)
International Classes:
G11C11/413; G11C7/06; G11C7/12; G11C11/419
Foreign References:
US20030202406A12003-10-30
US20070263423A12007-11-15
US20090291522A12009-11-26
US20120314468A12012-12-13
US20020071302A12002-06-13
Attorney, Agent or Firm:
WEISKOPF, Marie A. (US)
Download PDF:
Claims:
Claims

1 . A memory device, comprising:

a first plurality of memory cells extending laterally on a first level;

a second plurality of memory cells extending laterally on the first level;

a local sense amplifier on the first level between the first plurality of memory cells and the second plurality of memory cells;

a local bit line extending laterally on a second level, the second level vertically separated by one or more first inter-level dielectric layers from the first level in a first direction, the local bit line electrically coupled to each memory cell of the first plurality of memory cells, each memory cell of the second plurality of memory cells, and the local sense amplifier; and

a global bit line extending laterally on a third level vertically separated by one or more second inter-level dielectric layers from the first level in a second direction opposite the first direction, the global bit line electrically coupled to the local sense amplifier.

2. The memory device of claim 1 , further comprising:

a plurality of local sense amplifiers;

a plurality of local bit lines; and

a global sense amplifier on the first level electrically coupled to the global bit line.

3. The memory device of claim 1 , further comprising a first plurality of inter-layer interconnects through the one or more first inter-level dielectric layers to electrically couple the local bit line to each memory cell of the first plurality of memory cells, each memory cell of the second plurality of memory cells, and the local sense amplifier.

4. The memory device of claim 3, further comprising a second plurality of inter-layer interconnects through the one or more second inter-level dielectric layers to electrically couple the global bit line to the local sense amplifier.

5. The memory device of claim 1 , wherein a power supply extends laterally along the third level.

6. The memory device of claim 1 , wherein the local bit line is wider than the global bit line.

7. The memory device of any one of claims 1 -6, wherein the local bit line is a first local bit line and the global bit line is a first global bit line, the memory device further comprising:

a second local bit line extending laterally on the second level, the second local bit line electrically coupled to each memory cell of the first plurality of memory cells, each memory cell of the second plurality of memory cells, and the local sense amplifier; and a second global bit line extending laterally on the third level, the second global bit line electrically coupled to the local sense amplifier.

8. The memory device of claim 7, further comprising:

a first plurality of wordlines extending laterally on a fourth level vertically separated by one or more third inter-level dielectric layers from the third level in the second direction, each wordline of the first plurality of wordlines electrically coupled to the first local bit line, the second local bit line, and a memory cell of the first plurality of memory cells; and

a second plurality of wordlines extending laterally on the fourth level, each wordline of the second plurality of wordlines electrically coupled to the first local bit line, the second local bit line, and a memory cell of the second plurality of memory cells.

9. The memory device of claim 8, further comprising:

a third plurality of inter-layer interconnects through the one or more first inter- level dielectric layers, the one or more second inter-level dielectric layers, and the one or more third inter-level dielectric layers to electrically couple each wordline to the local sense amplifier; and

a fourth plurality of inter-layer interconnects through the one or more second inter-level dielectric layers and the one or more third inter-level dielectric layers to electrically couple each wordline to one memory cell of either the first plurality of memory cells or the second plurality of memory cells.

10. The memory device of claim 9, wherein the memory device is a static random access memory cell.

1 1 . A method of fabricating a memory device, comprising:

disposing a first plurality of memory cells extending laterally on a first level on a substrate; disposing a second plurality of memory cells extending laterally on the first level on the substrate;

disposing a local sense amplifier on the first level on the substrate;

removing at least a portion of the substrate;

disposing one or more first inter-level dielectric layers below the first level;

disposing a local bit line extending laterally on a second level below the one or more first inter-level dielectric layers;

etching a first plurality of inter-layer interconnects through the one or more inter- level dielectric layers between the first level and the second level to electrically couple the local bit line to each memory cell of the first plurality of memory cells each memory cell of the second plurality of memory cells, and the local sense amplifier;

disposing one or more second inter-level dielectric layers over the first level; disposing a global bit line extending laterally on a third level over the one or more second inter-level dielectric layers; and

etching a second plurality of inter-layer interconnects through the one or more second inter-level dielectric layers between the first level and the third level to electrically couple the global bit line to the local sense amplifier.

12. The method of claim 1 1 , further comprising disposing a global sense amplifier on the first level, wherein the second plurality of inter-layer interconnects includes an inter- layer interconnect to electrically couple the global sense amplifier to the global bit line.

13. The method of claim 1 1 , further comprising disposing a power supply on the third level.

14. The method of claim 1 1 , wherein the local bit line is wider than the global bit line.

15. The method according to any one of claims 1 1 -14, wherein the local bit line is a first local bit line and the global bit line is a first global bit line, the method further comprising:

disposing a second local bit line on the second level, wherein the first plurality of inter-layer interconnects includes inter-layer interconnects to electrically couple the second local bit line to each memory cell of the first plurality of memory cells, each memory cell of the second plurality of memory cells, and the local sense amplifier; and disposing a second global bit line on the third level, wherein the second plurality of inter-layer interconnects includes an inter-layer interconnect to electrically couple the second global bit line to the local sense amplifier.

16. The method of claim 15, further comprising:

disposing one or more third inter-level dielectric layers over the second level; disposing a first plurality of wordlines extending laterally on a fourth level over the one or more third inter-level dielectric layers;

disposing a second plurality of wordlines extending laterally on the fourth level; etching a third plurality of inter-layer interconnects through the one or more third inter-level dielectric layers and the one or more second inter-level dielectric layers, the third plurality of inter-layer interconnects including inter-layer interconnects to electrically couple each wordline of the first plurality of wordlines to a memory cell of the first plurality of memory cells and including inter-layer interconnects to electrically couple each wordline of the second plurality of wordlines to a memory cell of the second plurality of memory cells; and

etching a fourth plurality of inter-layer interconnects through the one or more third inter-level dielectric layers, the one or more second inter-level dielectric layers, and the one or more first inter-level dielectric layers, the fourth plurality of inter-layer

interconnects electrically coupling each wordline to a respective memory cell of the first plurality of memory cells or the second plurality of memory cells.

17. The method of claim 16, wherein the memory device is a static random access memory cell.

18. A computing device comprising:

a processor mounted on a substrate;

a memory unit capable of storing data;

a graphics processing unit;

an antenna within the computing device;

a display on the computing device;

a battery within the computing device;

a power amplifier within the processor; and

a voltage regulator within the processor; wherein the processor comprises a memory device including:

a first plurality of memory cells extending laterally on a first level;

a second plurality of memory cells extending laterally on the first level; a local sense amplifier on the first level between the first plurality of memory cells and the second plurality of memory cells;

a local bit line extending laterally on a second level, the second level vertically separated by one or more first inter-level dielectric layers from the first level in a first direction, the local bit line electrically coupled to each memory cell of the first plurality of memory cells, each memory cell of the second plurality of memory cells, and the local sense amplifier; and

a global bit line extending laterally on a third level vertically separated by one or more second inter-level dielectric layers from the first level in a second direction opposite the first direction, the global bit line electrically coupled to the local sense amplifier.

19. The computing device of claim 17, wherein the local bit line is a first local bit line and the global bit line is a first global bit line, and wherein the memory device further comprises:

a second local bit line extending laterally on the second level, the second local bit line electrically coupled to each memory cell of the first plurality of memory cells, each memory cell of the second plurality of memory cells, and the local sense amplifier; and a second global bit line extending laterally on the third level, the second global bit line electrically coupled to the local sense amplifier.

20. The computing device of claim 18, the processor further comprising:

a first plurality of wordlines extending laterally on a fourth level vertically separated by one or more third inter-level dielectric layers from the third level in the second direction, each wordline of the first plurality of wordlines electrically coupled to the first local bit line, the second local bit line, and a memory cell of the first plurality of memory cells; and

a second plurality of wordlines extending laterally on the fourth level, each wordline of the second plurality of wordlines electrically coupled to the first local bit line, the second local bit line, and a memory cell of the second plurality of memory cells.

21 . A memory device, comprising:

a plurality of memory cells;

a local sense amplifier;

a backside interconnect including a local bit line, the local bit line electrically coupled to each memory cell and the local sense amplifier; and

a frontside interconnect including a global bit line, the global bit line electrically coupled to the local sense amplifier.

22. The memory device of claim 21 , further comprising a global sense amplifier electrically coupled to the global bit line.

23. The memory device of claim 21 , wherein the local bit line is wider than the global bit line.

24. The memory device of claim 21 , wherein the local bit line is a first local bit line and the global bit line is a first global bit line, and the backside interconnect includes a second local bit line, and the frontside interconnect includes a second global bit line.

25. The memory device of claim 24, wherein the frontside interconnect further includes a plurality of word lines, each wordline coupled to the first local bitline, the second local bit line, and a memory cell of the plurality of memory cells.

Description:
SRAM WITH HIERARCHICAL BIT LINES IN MONOLITHIC 3D INTEGRATED CHIPS

Technical Field

[0001] This disclosure relates to monolithic three-dimensional (3D) integrated chips, and more particularly to 3D integrated chips with a static random access memory (SRAM) with hierarchical bit lines.

Background

[0002] Semiconductor integrated chips can be fabricated in a process that includes imaging, deposition and etching. Additional steps can include doping and cleaning. Wafers (such as mono-crystal silicon wafers, silicon on sapphire wafers or gallium arsenide wafers) can be used as a substrate. Photolithography can be used to mark areas of the wafer for enhancement through doping or deposition. An integrated circuit is composed of a plurality of layers which can include diffusion layers (which can include dopants), implant layers (which can include additional ions), metal layers (defining conduction) and/or via or contact layers (which can define conduction between layers).

Brief Description of the Drawings

[0003] FIG. 1 is a schematic of a conventional SRAM array.

[0004] FIG. 2 is a cross-section view of a block diagram of interconnects in a conventional SRAM array.

[0005] FIG. 3 is a top-down view of a portion of a metal layer of a conventional SRAM.

[0006] FIG. 4 is a schematic of an SRAM array according to embodiments of the disclosure.

[0007] FIG. 5 is a cross-section view of a block diagram of interconnects in an SRAM array according to embodiments of the disclosure.

[0008] FIG. 6A is a top-down view of a portion of a metal layer of an SRAM array according to one or more embodiments of the disclosure.

[0009] FIG. 6B is a top-down view of a portion of another metal layer of an SRAM array according to one or more embodiments of the disclosure.

[0010] FIG. 7 is a flow chart for fabricating a memory device according to one or more embodiments of the disclosure. [0011] FIG. 8 illustrates an interposer implementing one or more embodiments of the disclosure.

[0012] FIG. 9 illustrates a computing device built in accordance with an embodiment of the disclosure.

Detailed Description of Preferred Embodiments

[0013] Interconnect scaling in advanced semiconductor device fabrication has significantly reduced the dimensions of metal lines and caused rapid increase of metal resistance. This is problematic to SRAM device design where long metal lines are used in a memory array for bit lines and word lines. As an example, the resistance of bit line in a typical SRAM memory array increases from less than 100Ω in a 22nm

semiconductor device fabrication node to more than 1000Ω in a 7nm semiconductor device fabrication node. Higher bit line resistance significantly affects SRAM device performance as a large resistive-capacitive (RC) delay, contributed by the resistive bit line, increases the time to read and write data from an SRAM memory array. To mitigate the performance impact by high metal resistance, memory design in advanced semiconductor device fabrication limits the size of the memory array to maintain adequate bit line resistance. This practice, however, reduces the benefit of using scaled technology for higher memory density.

[0014] Described herein are systems and methods of an SRAM memory device with hierarchical bit lines. In the following description, various aspects of the illustrative implementations will be described using terms commonly employed by those skilled in the art to convey the substance of their work to others skilled in the art. However, it will be apparent to those skilled in the art that the present embodiments may be practiced with only some of the described aspects. For purposes of explanation, specific numbers, materials and configurations are set forth in order to provide a thorough understanding of the illustrative implementations. However, it will be apparent to one skilled in the art that the present embodiments may be practiced without the specific details. In other instances, well-known features are omitted or simplified in order not to obscure the illustrative implementations.

[0015] Various operations will be described as multiple discrete operations, in turn, in a manner that is most helpful in understanding the embodiments. However, the order of description should not be construed to imply that these operations are necessarily order dependent. In particular, these operations need not be performed in the order of presentation.

[0016] The terms "over," "under," "between," and "on" as used herein refer to a relative position of one material layer or component with respect to other layers or components. For example, one layer disposed over or under another layer may be directly in contact with the other layer or may have one or more intervening layers.

Moreover, one layer disposed between two layers may be directly in contact with the two layers or may have one or more intervening layers. In contrast, a first layer "on" a second layer is in direct contact with that second layer. Similarly, unless explicitly stated otherwise, one feature disposed between two features may be in direct contact with the adjacent features or may have one or more intervening layers.

[0017] Implementations of embodiments of the disclosure may be formed or carried out on a substrate, such as a semiconductor substrate. In one implementation, the semiconductor substrate may be a crystalline substrate formed using a bulk silicon or a silicon-on-insulator substructure. In other implementations, the semiconductor substrate may be formed using alternative materials, which may or may not be combined with silicon, that include but are not limited to germanium, indium antimonide, lead telluride, indium arsenide, indium phosphide, gallium arsenide, indium gallium arsenide, gallium antimonide, or other combinations of group lll-V or group IV materials. Although a few examples of materials from which the substrate may be formed are described here, any material that may serve as a foundation upon which a

semiconductor device may be built falls within the spirit and scope of the embodiments.

[0018] A plurality of transistors, such as metal-oxide-semiconductor field-effect transistors (MOSFET or simply MOS transistors), may be fabricated on the substrate. In various implementations of the embodiments, the MOS transistors may be planar transistors, nonplanar transistors, or a combination of both. Nonplanar transistors include FinFET transistors such as double-gate transistors and tri-gate transistors, and wrap-around or all-around gate transistors such as nanoribbon and nanowire

transistors. Although the implementations described herein may illustrate only planar transistors, it should be noted that the embodiments may also be carried out using nonplanar transistors.

[0019] Each MOS transistor includes a gate stack formed of at least two layers, a gate dielectric layer and a gate electrode layer. The gate dielectric layer may include one layer or a stack of layers. The one or more layers may include silicon oxide, silicon dioxide (Si02) and/or a high-k dielectric material. The high-k dielectric material may include elements such as hafnium, silicon, oxygen, titanium, tantalum, lanthanum, aluminum, zirconium, barium, strontium, yttrium, lead, scandium, niobium, and zinc. Examples of high-k materials that may be used in the gate dielectric layer include, but are not limited to, hafnium oxide, hafnium silicon oxide, lanthanum oxide, lanthanum aluminum oxide, zirconium oxide, zirconium silicon oxide, tantalum oxide, titanium oxide, barium strontium titanium oxide, barium titanium oxide, strontium titanium oxide, yttrium oxide, aluminum oxide, lead scandium tantalum oxide, and lead zinc niobate. In some embodiments, an annealing process may be carried out on the gate dielectric layer to improve its quality when a high-k material is used.

[0020] The gate electrode layer is formed on the gate dielectric layer and may include at least one P-type workfunction metal or N-type workfunction metal, depending on whether the transistor is to be a PMOS or an NMOS transistor. In some

implementations, the gate electrode layer may include a stack of two or more metal layers, where one or more metal layers are workfunction metal layers and at least one metal layer is a fill metal layer. Further metal layers may be included for other purposes, such as a barrier layer.

[0021] For a PMOS transistor, metals that may be used for the gate electrode include, but are not limited to, ruthenium, palladium, platinum, cobalt, nickel, and conductive metal oxides, e.g., ruthenium oxide. A P-type metal layer will enable the formation of a PMOS gate electrode with a workfunction that is between about 4.9 eV and about 5.2 eV. For an NMOS transistor, metals that may be used for the gate electrode include, but are not limited to, hafnium, zirconium, titanium, tantalum, aluminum, alloys of these metals, and carbides of these metals such as hafnium carbide, zirconium carbide, titanium carbide, tantalum carbide, and aluminum carbide. An N-type metal layer will enable the formation of an NMOS gate electrode with a workfunction that is between about 3.9 eV and about 4.2 eV.

[0022] In some implementations, when viewed as a cross-section of the transistor along the source-channel-drain direction, the gate electrode may include a U-shaped structure that includes a bottom portion substantially parallel to the surface of the substrate and two sidewall portions that are substantially perpendicular to the top surface of the substrate. In another implementation, at least one of the metal layers that form the gate electrode may simply be a planar layer that is substantially parallel to the top surface of the substrate and does not include sidewall portions substantially perpendicular to the top surface of the substrate. In further implementations of the embodiments, the gate electrode may include a combination of U-shaped structures and planar, non-U-shaped structures. For example, the gate electrode may include one or more U-shaped metal layers formed atop one or more planar, non-U-shaped layers.

[0023] In some implementations of the embodiments, a pair of sidewall spacers may be formed on opposing sides of the gate stack that bracket the gate stack. The sidewall spacers may be formed from a material such as silicon nitride, silicon oxide, silicon carbide, silicon nitride doped with carbon, and silicon oxynitride. Processes for forming sidewall spacers are well known in the art and generally include deposition and etching process steps. In an alternate implementation, a plurality of spacer pairs may be used, for instance; two pairs, three pairs, or four pairs of sidewall spacers may be formed on opposing sides of the gate stack.

[0024] As is well known in the art, source and drain regions are formed within the substrate adjacent to the gate stack of each MOS transistor. The source and drain regions are generally formed using either an implantation/diffusion process or an etching/deposition process. In the former process, dopants such as boron, aluminum, antimony, phosphorous, or arsenic may be ion-implanted into the substrate to form the source and drain regions. An annealing process that activates the dopants and causes them to diffuse further into the substrate typically follows the ion implantation process. In the latter process, the substrate may first be etched to form recesses at the locations of the source and drain regions. An epitaxial deposition process may then be carried out to fill the recesses with material that is used to fabricate the source and drain regions. In some implementations, the source and drain regions may be fabricated using a silicon alloy such as silicon germanium or silicon carbide. In some

implementations the epitaxially deposited silicon alloy may be doped in situ with dopants such as boron, arsenic, or phosphorous. In further embodiments, the source and drain regions may be formed using one or more alternative semiconductor materials such as germanium or a group lll-V material or alloy. And in further embodiments, one or more layers of metal and/or metal alloys may be used to form the source and drain regions.

[0025] One or more interlayer dielectrics (ILD) are deposited over the MOS transistors. The ILD layers may be formed using dielectric materials known for their applicability in integrated circuit structures, such as low-k dielectric materials. Examples of dielectric materials that may be used include, but are not limited to, silicon dioxide (SiO2), carbon doped oxide (CDO), silicon nitride, organic polymers such as

perfluorocyclobutane or polytetrafluoroethylene, fluorosilicate glass (FSG), and organosilicates such as silsesquioxane, siloxane, or organosilicate glass. The ILD layers may include pores or air gaps to further reduce their dielectric constant.

[0026] FIG. 1 illustrates a schematic of a conventional SRAM array 100. The SRAM array 100 may include a plurality of memory cell groups 102 and 104. Each memory cell group 102, 104 includes a plurality of memory cells 106. The memory cell group 102 is connected to a single pair of bit lines 108, 1 10. The memory cell group 104 is also connected to a single pair of bit lines 1 12, 1 14. The pairs of bit lines 108-1 14 electrically couple the memory cell groups 102, 104 through a sense amplifier 1 16 via column selector transistors 1 18. Each wordline 120 connects to a gate of a transistor 122, as well as each bit line 108, 1 10 in the memory cell group 102 or each bit line 1 12, 1 14 in the memory cell group 104. Each wordline 120 in the memory cell group 102 enables access to the respective memory cell 106 and controls to which bit line 108, 1 10 the respective memory cell 106 connects. Each wordline 120 in the memory cell group 104 enables access to the memory cell 106 and controls to which bit line 1 12, 1 14 the respective memory cell 106 connects. Wordlines 120 are used to transfer data for both read and write operations. [0027] FIG. 2 illustrates a cross-sectional block diagram of interconnects in a conventional SRAM array. As illustrated in FIG. 2, the memory cells 106 are located on a layer 202 above a substrate 200. The bit line 108 is on a second metal layer 204 and connects to transistors of the memory cells 106 through an inter-layer interconnect. The second metal layer 204 in the conventional SRAM array is shared by many wires of the SRAM device, including bit lines, power supply, and short wires connecting wordlines 120 on a third metal layer 206 to a gate of a transistor in the memory cell 106.

[0028] FIG. 3 illustrates a top-down schematic of a bit line layout on the second metal layer 204. As mentioned above, the second metal layer 204 includes the bit lines 108, 1 10, a power supply 300, and short wires 302 connecting the word lines 120 on the third metal layer 206. The second metal layer 204 also includes short wires 304 to connect to ground.

[0029] By adding more of the memory cells 106 to each of the memory cell groups 102, 104 and connecting the memory cells 106 to the same bit line 108, 1 10, which also shares the same sense amplifier 1 16, density of memory arrays can be improved due to a smaller area overhead of a column circuit. Adding more of the memory cells 106 to each of the memory cell groups 102, 104, however, increases the length and resistance of each bit line 108-1 14, which results in an increase of time to read and write to the memory cells 106. Further, with limited memory cell area, the bit lines 108-1 14 typically need to use metal with minimum width, which exacerbates the performance challenges with interconnect dimensional scaling.

[0030] Embodiments of the disclosure utilize metal-on-back technology to mitigate the impact of increasing metal line resistance on SRAM device performance as process technology scales. Rather than providing a long bit line, as is conventional,

embodiments of the disclosure include a short local bit line and a long global bit line. With metal-on-back technology, the short local bit line uses interconnects on the backside of a semiconductor wafer, while the long global bit line uses interconnects on a frontside of the semiconductor wafer.

[0031] The short local bit line may be optimized for low capacitance to reduce noise disturbance on a storage node of a memory cell during read operations. The long global bit line is optimized for low resistance to reduce delay of read and write operations. With proper optimization of local and global bit line resistance, as discussed in more detail below, the hierarchical bit lines can deliver faster SRAM access speed and improve a read margin with the same number of metal layers as a conventional SRAM design.

[0032] FIG. 4 illustrates a schematic of a partial SRAM array 400 according to one embodiment of the disclosure. The SRAM array 400 includes a first group 402 of memory cells 404 and a second group 406 of the memory cells 404, and each memory cell 404 of each group 402, 406 is electrically coupled to a pair of local bit lines 408, 410. Each group 402, 406 of the memory cells 404 is electrically coupled to a local sense amplifier 412. A local word line 414 electrically couples to each memory cell and the local bit lines 408, 410. Each local word line 414 electrically couples to a gate of each access transistor 416 of each memory cell 404. Although two memory cells 404 are shown in each of the first group 402 and the second group 406, each group 402, 406 may include a plurality of the memory cells 404. For example, each group 402, 406 may include up to 128 memory cells 404.

[0033] The local sense amplifier 412 also electrically couples to a pair of global bit lines 418, 420. A global word line 422 electrically couples to a gate of each of a plurality of selector transistors 424 of the local sense amplifier 412 as well as the global bit lines 418, 420. The global bit lines 418, 420 also electrically couple to a global sense amplifier 426.

[0034] Although only two groups 402, 406 of the memory cells 404 are shown, a plurality of groups of the memory cells 404 may be provided for each pair of local bit lines 408, 410. The local sense amplifier 412 is provided to electrically couple each group of the memory cells 404. This forms a local bit line group of the memory cells 404. The SRAM array 400 may include a plurality of the global sense amplifiers 426 and a plurality of local bit line groups of the memory cells 404. Each global sense amplifier 426 is disposed between each local bit line group and electrically connects to the global bit lines 418, 420.

[0035] FIG. 5 illustrates a cross-sectional view of a block diagram of the partial SRAM array 400 according to some embodiments of the disclosure. The partial SRAM array 400 includes a frontside interconnect 500 and a backside interconnect 510. [0036] The global bit line 418 is provided on a first upper metal layer 502 in the frontside interconnect 500 above a memory cell layer 520. The local bit lines 408, 410 are included in the backside interconnect 510 on a first lower metal layer 512 below the memory cell layer 520. The first lower metal layer 512 is dedicated to the local bit lines 408, 410. This allows for much larger line-to-line spacing to minimize line-to-line coupling capacitance. For example, the local bit lines 408, 410 may be 50 nm apart. Further, resistance of the local bit lines 408, 410 is maintained at a low level by using reasonably wide metal lines. For example, each bit line 408, 410 may be approximately 50 nm wide. Low local bit line resistance and capacitance reduces bit line signal development time and helps minimize disturbances on a storage node during a read operation.

[0037] In addition to the global bit line 418, the first upper metal layer 502 includes a power supply and short wire interconnects for the local word lines 414 provided on a second upper metal layer 504. Larger selector transistors 424 in the local sense amplifier 412 provides a higher current to drive the global bit lines 418, 420 so a reasonable write and read time can be achieved. A third upper metal layer 506, a second lower layer 514 and a third lower layer 516 may be used for signals unrelated to the SRAM memory device. One or more inter-level dielectric layers may be disposed between each of the layers 502, 504, 506, 512, 514, and 516. Further, inter-layer interconnects may be used to connect various components located on different layers.

[0038] FIG. 6A illustrates a top-down schematic of the first lower metal layer 512. FIG. 6B illustrates a top-down schematic of the first upper metal layer 502. As discussed above, the first lower metal layer 512 only includes the local bit lines 408, 410. The first upper metal layer 502 includes the global bit lines 418, 420, as well as a power supply 600 and short wire connections 602 for the word lines 414 on the second upper metal layer 504 and short wire connections 604 for ground.

[0039] FIG. 7 illustrates a process for fabricating a memory device according to embodiments of the disclosure. To fabricate the memory device with hierarchical bit lines, a first plurality of memory cells are disposed 700 on a first level over a substrate and extend laterally. A second plurality of memory cells extending laterally are also disposed 702 on the first level. A local sense amplifier is also disposed 704 on the first level. At least a portion of the substrate is removed 706 using a backside reveal process. One or more first inter-level dielectric layers are then disposed 708 below the first level after the portion of the substrate has been removed. A first local bit line extending laterally is disposed 710 on a second level below the one or more first inter- level dielectric layers. A first plurality of inter-layer interconnects may be etched 712 through the one or more inter-level dielectric layers between the first level and the second level to electrically couple the local bit line to each memory cell of the first plurality of memory cells, each memory cell of the second plurality of memory cells, and the local sense amplifier. One or more second inter-level dielectric layers are disposed 714 over the first level. A first global bit line extending laterally on a third level is disposed 716 over the one or more second inter-level dielectric layers. A second plurality of inter-layer interconnects are etched 718 through the one or more second inter-level dielectric layers between the first level and the third level to electrically couple the global bit line to the local sense amplifier.

[0040] A second local bit line may also be disposed on the second level. The first plurality of inter-layer interconnects includes inter-layer interconnects to electrically couple the second local bit line to each memory cell of the first plurality of memory cells, each memory cell of the second plurality of memory cells, and the local sense amplifier. A second global bit line is disposed on the third level. The second plurality of inter-layer interconnects also includes an inter-layer interconnect to electrically couple the second global bit line to the local sense amplifier.

[0041] One or more third inter-level dielectric layers may also be disposed over the second level. A first plurality of wordlines extending laterally are disposed on a fourth level over the one or more third inter-level dielectric layers. A second plurality of wordlines extending laterally are also disposed on the fourth level. A third plurality of inter-layer interconnects are etched through the one or more third inter-level dielectric layers and the one or more second inter-level dielectric layers. The third plurality of inter-layer interconnects include inter-layer interconnects to electrically couple each wordline of the first plurality of wordlines to a memory cell of the first plurality of memory cells and inter-layer interconnects to electrically couple each wordline of the second plurality of wordlines to a memory cell of the second plurality of memory cells. A fourth plurality of inter-layer interconnects are etched through the one or more third inter-level dielectric layers, the one or more second inter-level dielectric layers, and the one or more first inter-level dielectric layers. The fourth plurality of inter-layer interconnects electrically couple each wordline to a respective memory cell of the first plurality of memory cells or the second plurality of memory cells.

[0042] The backside reveal process, as well as disposing the first local bit line below the first level, may be performed after disposing the third and fourth levels.

[0043] FIG. 8 illustrates an interposer 1000 that includes one or more embodiments of the disclosure. The interposer 1000 is an intervening substrate used to bridge a first substrate 1002 to a second substrate 1004. The first substrate 1002 may be, for instance, an integrated circuit die. The second substrate 1004 may be, for instance, a memory module, a computer motherboard, or another integrated circuit die. Generally, the purpose of the interposer 1000 is to spread a connection to a wider pitch or to reroute a connection to a different connection. For example, an interposer 1000 may couple an integrated circuit die to a ball grid array (BGA) 1006 that can subsequently be coupled to the second substrate 1004. In some embodiments, the first and second substrates 1002, 1004 are attached to opposing sides of the interposer 1000. In other embodiments, the first and second substrates 1002, 1004 are attached to the same side of the interposer 1000. And in further embodiments, three or more substrates are interconnected by way of the interposer 1000.

[0044] The interposer 1000 may be formed of an epoxy resin, a fiberglass-reinforced epoxy resin, a ceramic material, or a polymer material such as polyimide. In further implementations, the interposer may be formed of alternative rigid or flexible materials that may include the same materials described above for use in a semiconductor substrate, such as silicon, germanium, and other group lll-V and group IV materials.

[0045] The interposer may include metal interconnects 1008 and vias 1010, including but not limited to through-silicon vias (TSVs) 1012. The interposer 1000 may further include embedded devices 1014, including both passive and active devices. Such devices include, but are not limited to, capacitors, decoupling capacitors, resistors, inductors, fuses, diodes, transformers, sensors, and electrostatic discharge (ESD) devices. More complex devices such as radio-frequency (RF) devices, power amplifiers, power management devices, antennas, arrays, sensors, and MEMS devices may also be formed on the interposer 1000.

[0046] In accordance with embodiments of the disclosure, apparatuses or processes disclosed herein may be used in the fabrication of the interposer 1000.

[0047] FIG. 9 illustrates a computing device 1200 in accordance with one

embodiment of the disclosure. The computing device 1200 may include a number of components. In one embodiment, these components are attached to one or more motherboards. In an alternate embodiment, some or all of these components are fabricated onto a single system-on-a-chip (SoC) die, such as an SoC used for mobile devices. The components in the computing device 1200 include, but are not limited to, an integrated circuit die 1202 and at least one communications chip 1208. In some implementations the communications logic unit 1208 is fabricated within the integrated circuit die 1202 while in other implementations the communications logic unit 1208 is fabricated in a separate integrated circuit chip that may be bonded to a substrate or motherboard that is shared with or electronically coupled to the integrated circuit die 1202. The integrated circuit die 1202 may include a processor 1204 as well as on-die memory 1206, often used as cache memory, that can be provided by technologies such as embedded DRAM (eDRAM), SRAM, or spin-transfer torque memory (STT-MRAM).

[0048] The computing device 1200 may include other components that may or may not be physically and electrically coupled to the motherboard or fabricated within an SoC die. These other components include, but are not limited to, volatile memory 1210 (e.g., DRAM), non-volatile memory 1212 (e.g., ROM or flash memory), a graphics processing unit (GPU) 1214, a digital signal processor (DSP) 1216, a crypto processor 1242 (e.g., a specialized processor that executes cryptographic algorithms within hardware), a chipset 1220, at least one antenna 1222 (in some implementations two or more antenna may be used), a display or a touchscreen display 1224, a touchscreen controller 1226, a battery 1228 or other power source, a power amplifier (not shown), a voltage regulator (not shown), a global positioning system (GPS) device 1244, a compass 1230, a motion coprocessor or sensors 1232 (that may include an

accelerometer, a gyroscope, and a compass), a microphone (not shown), a speaker 1234, a camera 1236, user input devices 1238 (such as a keyboard, mouse, stylus, and touchpad), and a mass storage device 1240 (such as a hard disk drive, compact disk (CD), digital versatile disk (DVD), and so forth). The computing device 1200 may incorporate further transmission, telecommunication, or radio functionality not already described herein. In some implementations, the computing device 1200 includes a radio that is used to communicate over a distance by modulating and radiating

electromagnetic waves in air or space. In further implementations, the computing device 1200 includes a transmitter and a receiver (or a transceiver) that is used to

communicate over a distance by modulating and radiating electromagnetic waves in air or space.

[0049] The communications logic unit 1208 enables wireless communications for the transfer of data to and from the computing device 1200. The term "wireless" and its derivatives may be used to describe circuits, devices, systems, methods, techniques, communications channels, etc., that may communicate data through the use of modulated electromagnetic radiation through a non-solid medium. The term does not imply that the associated devices do not contain any wires, although in some

embodiments they might not. The communications logic unit 1208 may implement any of a number of wireless standards or protocols, including but not limited to Wi-Fi (IEEE 802.1 1 family), WiMAX (IEEE 802.16 family), IEEE 802.20, long term evolution (LTE), Ev-DO, HSPA+, HSDPA+, HSUPA+, EDGE, GSM, GPRS, CDMA, TDMA, DECT, Infrared (IR), Near Field Communication (NFC), Bluetooth, derivatives thereof, as well as any other wireless protocols that are designated as 3G, 4G, 5G, and beyond. The computing device 1200 may include a plurality of communications logic units 1208. For instance, a first communications logic unit 1208 may be dedicated to shorter range wireless communications such as Wi-Fi, NFC, and Bluetooth, and a second

communications logic unit 1208 may be dedicated to longer range wireless

communications such as GPS, EDGE, GPRS, CDMA, WiMAX, LTE, Ev-DO, and others.

[0050] The processor 1204 of the computing device 1200 includes one or more devices, such as an SRAM with hierarchical bit lines, that are formed in accordance with embodiments of the disclosure. The term "processor" may refer to any device or portion of a device that processes electronic data from registers and/or memory to transform that electronic data into other electronic data that may be stored in registers and/or memory.

[0051] The communications logic unit 1208 may also include one or more devices, such as an SRAM with hierarchical bit lines, that are formed in accordance with embodiments of the disclosure.

[0052] In further embodiments, another component housed within the computing device 1200 may contain one or more devices, such as an SRAM with hierarchical bit lines, that are formed in accordance with implementations of the embodiments of the disclosure.

[0053] In various embodiments, the computing device 1200 may be a laptop computer, a netbook computer, a notebook computer, an ultrabook computer, a smartphone, a dumbphone, a tablet, a tablet/laptop hybrid, a personal digital assistant (PDA), an ultra mobile PC, a mobile phone, a desktop computer, a server, a printer, a scanner, a monitor, a set-top box, an entertainment control unit, a digital camera, a portable music player, or a digital video recorder. In further implementations, the computing device 1200 may be any other electronic device that processes data.

Example Embodiments

[0054] The following are examples of further embodiments. Examples may include subject matter such as a battery, device, method, means for performing acts of the method, or of at least one machine-readable medium including instructions that, when performed by a machine cause the machine to perform acts of the method according to the embodiments and examples described herein.

[0055] Example 1 is a memory device. The memory device includes a first variety of memory cells extending laterally on a first level, a second variety of memory cells extending laterally on the first level, and a local sense amplifier on the first level between the first variety of memory cells and the second variety of memory cells. The memory device also includes a local bit line extending laterally on a second level, the second level vertically separated by one or more first inter-level dielectric layers from the first level in a first direction, the local bit line electrically attached to each memory cell of the first variety of memory cells, each memory cell of the second variety of memory cells, and the local sense amplifier. The memory device also includes a global bit line extending laterally on a third level vertically separated by one or more second inter-level dielectric layers from the first level in a second direction opposite the first direction, the global bit line electrically attached to the local sense amplifier.

[0056] Example 2 is the memory device of Example 1 , further including a variety of local sense amplifiers, a variety of local bit lines, and a global sense amplifier on the first level electrically attached to the global bit line.

[0057] Example 3 is the memory device of Example 1 , further including a first variety of inter-layer interconnects through the one or more first inter-level dielectric layers to electrically attach the local bit line to each memory cell of the first variety of memory cells, each memory cell of the second variety of memory cells, and the local sense amplifier.

[0058] Example 4 is the memory device of Example 3, further including a second variety of inter-layer interconnects through the one or more second inter-level dielectric layers to electrically attach the global bit line to the local sense amplifier.

[0059] Example 5 is the memory device of Example 1 , where a power supply extends laterally along the third level.

[0060] Example 6 is the memory device of Example 1 , where the local bit line is wider than the global bit line.

[0061] Example 7 is the memory device of any one of Examples 1 -6, where the local bit line is a first local bit line and the global bit line is a first global bit line, the memory device further includes a second local bit line extending laterally on the second level, the second local bit line electrically attached to each memory cell of the first variety of memory cells, each memory cell of the second variety of memory cells, and the local sense amplifier, and a second global bit line extending laterally on the third level, the second global bit line electrically attached to the local sense amplifier.

[0062] Example 8 is the memory device of Example 7, further includes a first variety of wordlines extending laterally on a fourth level vertically separated by one or more third inter-level dielectric layers from the third level in the second direction, each wordline of the first variety of wordlines electrically attached to the first local bit line, the second local bit line, and a memory cell of the first variety of memory cells, and a second variety of wordlines extending laterally on the fourth level, each wordline of the second variety of wordlines electrically attached to the first local bit line, the second local bit line, and a memory cell of the second variety of memory cells.

[0063] Example 9 is the memory device of Example 8, further includes a third variety of inter-layer interconnects through the one or more first inter-level dielectric layers, the one or more second inter-level dielectric layers, and the one or more third inter-level dielectric layers to electrically attach each wordline to the local sense amplifier, and a fourth variety of inter-layer interconnects through the one or more second inter-level dielectric layers and the one or more third inter-level dielectric layers to electrically attach each wordline to one memory cell of either the first variety of memory cells or the second variety of memory cells.

[0064] Example 10 is the memory device of Example 9, where the memory device is a static random access memory cell.

[0065] Example 1 1 is a method of fabricating a memory device including disposing a first variety of memory cells extending laterally on a first level on a substrate, disposing a second variety of memory cells extending laterally on the first level on the substrate, and disposing a local sense amplifier on the first level on the substrate. The method also includes removing at least a portion of the substrate, disposing one or more first inter-level dielectric layers below the first level, and disposing a local bit line extending laterally on a second level below the one or more first inter-level dielectric layers. The method also includes etching a first variety of inter-layer interconnects through the one or more inter-level dielectric layers between the first level and the second level to electrically attach the local bit line to each memory cell of the first variety of memory cells each memory cell of the second variety of memory cells, and the local sense amplifier, disposing one or more second inter-level dielectric layers over the first level, and disposing a global bit line extending laterally on a third level over the one or more second inter-level dielectric layers. The method also includes etching a second variety of inter-layer interconnects through the one or more second inter-level dielectric layers between the first level and the third level to electrically attach the global bit line to the local sense amplifier.

[0066] Example 12 is the method of Example 1 1 , further includes disposing a global sense amplifier on the first level, where the second variety of inter-layer interconnects includes an inter-layer interconnect to electrically attach the global sense amplifier to the global bit line.

[0067] Example 13 is the method of Example 1 1 , further includes disposing a power supply on the third level.

[0068] Example 14 is the method of Example 1 1 , where the local bit line is wider than the global bit line.

[0069] Example 15 is the method according to any one of Examples 1 1 -14, where the local bit line is a first local bit line and the global bit line is a first global bit line, the method further includes disposing a second local bit line on the second level, where the first variety of inter-layer interconnects includes inter-layer interconnects to electrically attach the second local bit line to each memory cell of the first variety of memory cells, each memory cell of the second variety of memory cells, and the local sense amplifier. The method also includes disposing a second global bit line on the third level, where the second variety of inter-layer interconnects includes an inter-layer interconnect to electrically attach the second global bit line to the local sense amplifier.

[0070] Example 16 is the method of Example 15, further includes disposing one or more third inter-level dielectric layers over the second level, disposing a first variety of wordlines extending laterally on a fourth level over the one or more third inter-level dielectric layers, and disposing a second variety of wordlines extending laterally on the fourth level. The method also includes etching a third variety of inter-layer interconnects through the one or more third inter-level dielectric layers and the one or more second inter-level dielectric layers, the third variety of inter-layer interconnects including inter- layer interconnects to electrically attach each wordline of the first variety of wordlines to a memory cell of the first variety of memory cells and including inter-layer interconnects to electrically attach each wordline of the second variety of wordlines to a memory cell of the second variety of memory cells. The method also includes etching a fourth variety of inter-layer interconnects through the one or more third inter-level dielectric layers, the one or more second inter-level dielectric layers, and the one or more first inter-level dielectric layers, the fourth variety of inter-layer interconnects electrically coupling each wordline to a respective memory cell of the first variety of memory cells or the second variety of memory cells. [0071] Example 17 is the method of Example 16, where the memory device is a static random access memory cell.

[0072] Example 18 is a computing device includes a processor mounted on a substrate, a memory unit capable of storing data, a graphics processing unit, an antenna within the computing device, and a display on the computing device. The computer device also includes a battery within the computing device, a power amplifier within the processor. The computer device also includes a voltage regulator within the processor, where the processor includes a memory device including a first variety of memory cells extending laterally on a first level, a second variety of memory cells extending laterally on the first level, and a local sense amplifier on the first level between the first variety of memory cells and the second variety of memory cells. The computer device also includes a voltage regulator within the processor, where the processor includes a memory device including a local bit line extending laterally on a second level, the second level vertically separated by one or more first inter-level dielectric layers from the first level in a first direction, the local bit line electrically attached to each memory cell of the first variety of memory cells, each memory cell of the second variety of memory cells, and the local sense amplifier, and a global bit line extending laterally on a third level vertically separated by one or more second inter-level dielectric layers from the first level in a second direction opposite the first direction, the global bit line electrically attached to the local sense amplifier.

[0073] Example 19 is the memory device of Example 18, further includes a variety of local sense amplifiers, a variety of local bit lines, and a global sense amplifier on the first level electrically attached to the global bit line.

[0074] Example 20 is the memory device of Example 18, further includes a first variety of inter-layer interconnects through the one or more first inter-level dielectric layers to electrically attach the local bit line to each memory cell of the first variety of memory cells, each memory cell of the second variety of memory cells, and the local sense amplifier.

[0075] Example 21 is the memory device of Example 20, further includes a second variety of inter-layer interconnects through the one or more second inter-level dielectric layers to electrically attach the global bit line to the local sense amplifier. [0076] Example 22 is the memory device of Example 18, where a power supply extends laterally along the third level.

[0077] Example 23 is the memory device of Example 18, where the local bit line is wider than the global bit line.

[0078] Example 24 is the computing device of Example 18-23, where the local bit line is a first local bit line and the global bit line is a first global bit line, and where the memory device further includes a second local bit line extending laterally on the second level, the second local bit line electrically attached to each memory cell of the first variety of memory cells, each memory cell of the second variety of memory cells, and the local sense amplifier, and a second global bit line extending laterally on the third level, the second global bit line electrically attached to the local sense amplifier.

[0079] Example 25 is the computing device of Example 24, the processor further includes a first variety of wordlines extending laterally on a fourth level vertically separated by one or more third inter-level dielectric layers from the third level in the second direction, each wordline of the first variety of wordlines electrically attached to the first local bit line, the second local bit line, and a memory cell of the first variety of memory cells, and a second variety of wordlines extending laterally on the fourth level, each wordline of the second variety of wordlines electrically attached to the first local bit line, the second local bit line, and a memory cell of the second variety of memory cells.

[0080] Example 26 is the memory device of Example 25, further includes a third variety of inter-layer interconnects through the one or more first inter-level dielectric layers, the one or more second inter-level dielectric layers, and the one or more third inter-level dielectric layers to electrically attach each wordline to the local sense amplifier, and a fourth variety of inter-layer interconnects through the one or more second inter-level dielectric layers and the one or more third inter-level dielectric layers to electrically attach each wordline to one memory cell of either the first variety of memory cells or the second variety of memory cells.

[0081] Example 27 is the memory device of Example 26, where the memory device is a static random access memory cell.

[0082] Example 28 is a memory device, including a variety of memory cells, a local sense amplifier, a backside interconnect including a local bit line, the local bit line electrically attached to each memory cell and the local sense amplifier, and a frontside interconnect including a global bit line, the global bit line electrically attached to the local sense amplifier.

[0083] Example 29 is the memory device of Example 28, further including a global sense amplifier electrically attached to the global bit line.

[0084] Example 30 is the memory device of Example 28, where the local bit line is wider than the global bit line.

[0085] Example 31 is the memory device of Example 28, where the local bit line is a first local bit line and the global bit line is a first global bit line, and the backside interconnect includes a second local bit line, and the frontside interconnect includes a second global bit line.

[0086] Example 32 is the memory device of Example 31 , where the frontside interconnect further includes a variety of word lines, each wordline attached to the first local bitline, the second local bit line, and a memory cell of the variety of memory cells.

[0087] The above description of illustrated implementations of the embodiments, including what is described in the Abstract, is not intended to be exhaustive or to limit the disclosure to the precise forms disclosed. While specific implementations of, and examples for, the embodiments are described herein for illustrative purposes, various equivalent modifications are possible within the scope of the disclosure, as those skilled in the relevant art will recognize.

[0088] It will be obvious to those having skill in the art that many changes may be made to the details of the above-described embodiments without departing from the underlying principles of the disclosure. The scope of the present disclosure should, therefore, be determined only by the following claims.