Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
ULTRA-SMALL VERTICAL CAVITY SURFACE EMITTING LASER (VCSEL) AND ARRAYS INCORPORATING THE SAME
Document Type and Number:
WIPO Patent Application WO/2018/191489
Kind Code:
A1
Abstract:
A laser diode includes a semiconductor structure having an n-type layer, an active region, and a p-type layer. One of the n-type and p-type layers includes a lasing aperture thereon having an optical axis oriented perpendicular to a surface of the active region between the n-type and p-type layers. First and second contacts are electrically connected to the n-type and p-type layers, respectively. The first and/or second contacts are smaller than the lasing aperture in at least one dimension. Related arrays and methods of fabrication are also discussed.

Inventors:
BURROUGHS SCOTT (US)
FISHER BRENT (US)
CARTER JAMES (US)
Application Number:
PCT/US2018/027288
Publication Date:
October 18, 2018
Filing Date:
April 12, 2018
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
SENSE PHOTONICS INC (US)
International Classes:
H01S5/183; G01S7/481; G01S17/02; G01S17/89; G01S17/894; H01S5/02375; H01S5/12; H01S5/42
Foreign References:
US20030185268A12003-10-02
US20150219764A12015-08-06
KR20120131821A2012-12-05
JP2005158922A2005-06-16
KR20030038072A2003-05-16
US201762484701P2017-04-12
US201862613985P2018-01-05
US7972875B22011-07-05
US8789573B22014-07-29
Other References:
See also references of EP 3593422A4
Attorney, Agent or Firm:
SABAPATHYPILLAI, Rohan G. (US)
Download PDF:
Claims:
CLAIMS:

1. A laser diode, comprising:

a semiconductor structure comprising an n-type layer, an active region, and a p-type layer, wherein one of the n-type and p-type layers comprises a lasing aperture thereon having an optical axis oriented perpendicular to a surface of the active region between the n-type and p-type layers; and

first and second contacts electrically connected to the n-type and p-type layers, respectively, wherein the first and/or second contacts are smaller than the lasing aperture in at least one dimension.

2. The laser diode of Claim 1 , wherein a contact area of first and/or second contacts is smaller than an aperture area of the lasing aperture.

3. The laser diode of Claim 2, wherein a ratio of the contact area to the aperture area is between about 0.05 to 30, about 0.1 to 20, about 1 to 10, or about 1 to 3.

4. The laser diode of any preceding Claim, wherein the n-type and p-type layers comprise first and second Bragg reflector layers, respectively, and wherein the laser diode comprises a vertical cavity surface emitting laser (VCSEL).

5. The laser diode of any preceding Claim, further comprising:

a lateral conduction layer comprising a surface including the semiconductor structure thereon, wherein one of the first and second contacts is on the surface of the lateral conduction layer adjacent the semiconductor structure.

6. The laser diode of any preceding Claim, wherein the semiconductor structure comprises a residual tether portion and/or a relief feature at a periphery thereof.

7. The laser diode of any preceding Claim, wherein the laser diode comprise one of a plurality of laser diodes arranged in an array on a surface of a non-native substrate, wherein the array comprises a LIDAR emitter array, and further comprising: electrically conductive thin-film interconnects that extend along the surface of the non-native substrate and onto the first and/or second contacts to electrically connect the laser diode to one or more of the plurality of laser diodes.

8. The laser diode of Claim 7, wherein the non-native substrate comprises electrically insulating and/or thermally conducting characteristics, and wherein the laser diode is free of electrical connections through the non-native substrate.

9. The laser diode of Claim 7 or 8, wherein a spacing between the laser diode and at an immediately adjacent laser diodes of the plurality of laser diodes is less than about 150 micrometers, less than about 100 micrometers, or less than about 50 micrometers, and greater than about 10 micrometers.

10. The laser diode of any of Claims 7-9, wherein the surface of the non-native substrate is planar.

11. The laser diode of any of Claims 7-9, wherein the surface of the non-native substrate is curved.

12. The laser diode of Claim 11, wherein the non-native substrate comprises a flexible material that is bent to define a radius of curvature of the curved surface.

13. The laser diode of any of Claims 7-12, wherein the electrically conductive thin-film interconnects electrically connect a subset of the plurality of laser diodes anode-to- cathode, wherein the subset includes the immediately adjacent laser diodes.

14. The laser diode of Claim 13, wherein the subset of the plurality of laser diodes, that are electrically connected defines a column of the array.

15. The laser diode of any of Claims 7-14, wherein a concentration of the plurality of laser diodes at peripheral portions of the array is less than a concentration of the plurality of laser diodes at a central portion of the array.

16. The laser diode of any of Claims 7-15, wherein the array further comprises a plurality of driver transistors on a surface of the non-native substrate adjacent the plurality of laser diodes.

17. The laser diode of Claim 16, wherein the electrically conductive thin-film interconnects electrically connect respective subsets of the plurality of laser diodes in series with respective driver transistors of the plurality of driver transistors.

18. The laser diode of Claims 16 or 17, wherein a distance between the respective driver transistors and the respective subsets is less than about 2 millimeters.

19. A method of fabricating a laser diode, the method comprising:

providing a semiconductor structure comprising an n-type layer, an active region, and a p-type layer; and

providing first and second contacts electrically connected to the n-type and p-type layers, respectively,

wherein one of the n-type and p-type layers comprises a lasing aperture thereon having an optical axis oriented perpendicular to a surface of the active region between the n- type and p-type layers, and wherein the first and/or second contacts are smaller than the lasing aperture in at least one dimension.

20. A LIDAR array, comprising:

a plurality of laser diodes arranged on a non-native substrate, wherein each of the laser diodes comprises:

a semiconductor structure comprising an n-type layer, an active region, and a p-type layer, one of the n-type and p-type layers comprising a lasing aperture thereon having an optical axis oriented perpendicular to a surface of the active region between the n-type and p-type layers; and

first and second contacts electrically connected to the n-type and p-type layers, respectively, wherein the first and/or second contacts are smaller than the lasing aperture in at least one dimension.

Description:
ULTRA-SMALL VERTICAL CAVITY SURFACE EMITTING LASER (VCSEL) AND ARRAYS INCORPORATING THE SAME

CLAIM OF PRIORITY

[0001] This application claims priority from U.S. Provisional Patent Application No. 62/484, 701 entitled "LIGHT DETECTION AND RANGING (LIDAR) DEVICES AND METHODS OF FABRICATING THE SAME' filed April 12, 2017, and U.S. Provisional Patent

Application No. 62/613,985 entitled "ULTRA-SMALL VERTICAL CAVITY SURFACE EMITTING LASER (VCSEL) AND ARRAYS INCORPORATING THE SAME' filed January 5, 2018, with the United States Patent and Trademark Office, the disclosures of which are incorporated by reference herein.

FIELD

[0002] The present invention relates to semiconductor-based lasers and related devices and methods of operation.

BACKGROUND

[0003] Many emerging technologies, such as Internet-of-Things (IoT) and autonomous navigation, may involve detection and measurement of distance to objects in three- dimensional (3D) space. For example, automobiles that are capable of autonomous driving may require 3D detection and recognition for basic operation, as well as to meet safety requirements. 3D detection and recognition may also be needed for indoor navigation, for example, by industrial or household robots or toys.

[0004] Light based 3D measurements may be superior to radar (low angular accuracy, bulky) or ultra-sound (very low accuracy) in some instances. For example, a light-based 3D sensor system may include a detector (such as a photodiode or camera) and a light emitting device (such as a light emitting diode (LED) or laser diode) as light source, which typically emits light outside of the visible wavelength range. A vertical cavity surface emitting laser (VCSEL) is one type of light emitting device that may be used in light-based sensors for measurement of distance and velocity in 3D space. Arrays of VCSELs may allow for power scaling and can provide very short pulses at higher power density. SUMMARY

[0005] Some embodiments described herein are directed to a laser diode, such as a VCSEL or other surface-emitting laser diode or edge-emitting laser diode or other semiconductor laser, and arrays incorporating the same.

[0006] In some embodiments, the laser diode may be a surface-emitting laser diode. The laser diode includes a semiconductor structure comprising an n-type layer, an active region (which may comprise at least one quantum well layer), and a p-type layer. One of the n-type and p-type layers comprises a lasing aperture thereon having an optical axis oriented perpendicular to a surface of the active region between the n-type and p-type layers. The laser diode further includes first and second contacts electrically connected to the n-type and p-type layers, respectively. The first and/or second contacts are smaller than the lasing aperture in at least one dimension (e.g., length, width, diameter).

[0007] In some embodiments, the laser diode may be an edge-emitting laser diode. The laser diode includes an n-type layer, an active region, a p-type layer, and first and second contacts electrically connected to the n-type and p-type layers, respectively. A lasing aperture has an optical axis oriented parallel to a surface of the active region between the n-type and p-type layers. The laser diode further includes first and second contacts electrically connected to the n-type and p-type layers, respectively. The first and/or second contacts may be smaller than the lasing aperture in at least one dimension (e.g., length, width, diameter).

[0008] According to some embodiments, a laser diode includes a semiconductor structure having an n-type layer, an active region, and a p-type layer. One of the n-type and p-type layers includes a lasing aperture thereon having an optical axis oriented perpendicular to a surface of the active region between the n-type and p-type layers. First and second contacts are electrically connected to the n-type and p-type layers, respectively. The first and/or second contacts are smaller than the lasing aperture in at least one dimension.

[0009] In some embodiments, a contact area of first and/or second contacts may be smaller than an aperture area of the lasing aperture. For example, a ratio of the contact area to the aperture area is between about 0.05 to 30, about 0.1 to 20, about 1 to 10, or about 1 to 3.

[0010] In some embodiments, the n-type and p-type layers may be first and second Bragg reflector layers, respectively, and the laser diode may be a vertical cavity surface emitting laser (VCSEL). [0011] In some embodiments, a lateral conduction layer may include a surface having the semiconductor structure thereon. One of the first and second contacts may be on the surface of the lateral conduction layer adjacent the semiconductor structure.

[0012] In some embodiments, the semiconductor structure may include a residual tether portion and/or a relief feature at a periphery thereof.

[0013] In some embodiments, the laser diode may be one of a plurality of discrete laser diodes arranged in an array on a surface of a non-native substrate. Electrically conductive thin-film interconnects may extend along the surface of the non-native substrate and onto the first and/or second contacts to electrically connect the laser diode to one or more of the plurality of laser diodes .

[0014] In some embodiments, the laser diode may be free of electrical connections through the non-native substrate or the surface thereof. The non-native substrate (and/or the surface thereof) may be electrically insulating, and/or the non-native substrate may be thermally conducting.

[0015] In some embodiments, a spacing between the laser diode and at an immediately adjacent laser diodes of the plurality of laser diodes may be less than about 500 micrometers, less than about 200 micrometers, less than about 150 micrometers, less than about 100 micrometers, or less than about 50 micrometers, but may be greater than about 30 micrometers, greater than about 20 micrometers, or greater than about 10 micrometers.

[0016] In some embodiments, the surface of the non-native substrate may be planar. In some embodiments, the surface of the non-native substrate may be curved. In some embodiments, the non-native substrate may include a flexible material that is bent to define a radius of curvature of the curved surface.

[0017] In some embodiments, the electrically conductive thin-film interconnects may electrically connect a subset of the plurality of laser diodes in series (or anode-to-cathode), where the subset includes the immediately adjacent laser diodes. In some embodiments, the subset of the plurality of laser diodes that are electrically connected in series (or anode-to- cathode) may define a column (or other subset) of the array.

[0018] In some embodiments, a concentration of the plurality of laser diodes at peripheral portions of the array may be less than a concentration of the plurality of laser diodes at a central portion of the array.

[0019] In some embodiments, the array may further include a plurality of driver transistors on a surface of the non-native substrate adjacent the plurality of laser diodes. In some embodiments, the electrically conductive thin-film interconnects may electrically connect respective subsets of the plurality of laser diodes in series with respective driver transistors of the plurality of driver transistors. In some embodiments, a distance between the respective driver transistors and a closest laser diode of the respective subsetsmay be less than about 2 millimeters, less than about 1 millimeter, less than about 500 micrometers, less than about 150 micrometers, less than about 100 micrometers, or less than about 50 micrometers, but may be greater than about 30 micrometers, greater than about 20 micrometers, or greater than about 10 micrometers.

[0020] In some embodiments, a method of fabricating a laser diode, such as a VCSEL or other surface-emitting or edge-emitting laser diode, is provided. According to some embodiments, a method of fabricating a laser diode includes providing a semiconductor structure having an n-type layer, an active region, and a p-type layer, and providing first and second contacts electrically connected to the n-type and p-type layers, respectively. One of the n-type and p-type layers includes a lasing aperture thereon having an optical axis oriented perpendicular to a surface of the active region between the n-type and p-type layers. First and second contacts are electrically connected to the n-type and p-type layers, respectively. The first and/or second contacts are smaller than the lasing aperture in at least one dimension. The method may further include fabricating an array of discrete laser diodes, for example, using micro-transfer printing, electrostatic adhesion, and/or other mass transfer techniques.

[0021] In some embodiments, an array of discrete laser diodes (also referred to herein as a laser diode array or laser array) is provided. The array of laser diodes may include surface- emitting laser diodes and/or edge-emitting laser diodes electrically connected in series and/or parallel by thin-film interconnects on non-native rigid and/or flexible substrates. According to some embodiments, a laser array includes a plurality of laser diodes arranged on a non- native substrate, where each of the laser diodes includes a semiconductor structure having an n-type layer, an active region, and a p-type layer, and where one of the n-type and p-type layers includes a lasing aperture thereon having an optical axis oriented perpendicular to a surface of the active region between the n-type and p-type layers. First and second contacts are electrically connected to the n-type and p-type layers, respectively, where he first and/or second contacts are smaller than the lasing aperture in at least one dimension. The array of laser diodes may further include one or more driver transistors and/or devices of other types/materials (e.g. power capacitors, etc.) integrated in the array. [0022] Other devices, apparatus, and/or methods according to some embodiments will become apparent to one with skill in the art upon review of the following drawings and detailed description. It is intended that all such additional embodiments, in addition to any and all combinations of the above embodiments, be included within this description, be within the scope of the invention, and be protected by the accompanying claims.

BRIEF DESCRIPTION OF THE DRAWINGS

[0023] FIG. 1 is a diagram illustrating an example light-based 3D sensor system in accordance with some embodiments described herein.

[0024] FIG. 2A is a plan view illustrating an example laser diode with reduced anode and cathode contact dimensions in accordance with some embodiments described herein.

[0025] FIG. 2B is a cross-sectional view of the laser diode of FIG. 2A.

[0026] FIG. 2C is a perspective view illustrating an example laser diode in accordance with some embodiments described herein in comparison to a conventional VCSEL chip.

[0027] FIG. 3 A is a perspective view illustrating a distributed emitter array including laser diodes in accordance with some embodiments described herein.

[0028] FIG. 3B is a perspective view illustrating a distributed emitter array including laser diodes on a curved substrate in accordance with some embodiments described herein.

[0029] FIGS. 4A-4F are perspective views illustrating an example fabrication process for laser diodes in accordance with some embodiments described herein.

[0030] FIGS. 4A'-4G' are cross-sectional views illustrating an example fabrication process for laser diodes in accordance with some embodiments described herein.

[0031] FIGS. 5A-5C are images of VCSEL arrays assembled in accordance with some embodiments described herein.

[0032] FIGS. 5D-5E are magnified images illustrating broken tether portions and relief features of VCSELs in accordance with some embodiments described herein.

[0033] FIG. 6 A is a perspective view illustrating an example emitter array including heterogeneous integration of distributed laser diodes and distributed driver transistors in accordance with some embodiments described herein.

[0034] FIG. 6B is schematic view illustrating an equivalent circuit diagram for the distributed emitter array of FIG. 6 A.

[0035] FIG. 6C is a cross-sectional view of the distributed emitter array taken along line 6C- 6C of FIG. 6A. [0036] FIG. 7 A is a perspective view illustrating an example LIDAR device in accordance with some embodiments described herein.

[0037] FIG. 7B is an exploded view illustrating example components of the LIDAR device of FIG. 7 A.

[0038] FIG. 7C is a perspective view illustrating another example LIDAR device in accordance with some embodiments described herein.

[0039] FIG. 8 is a block diagram illustrating an example system architecture for a LIDAR device in accordance with some embodiments described herein.

[0040] FIG. 9 is a cross-sectional view illustrating an example laser diode array in accordance with further embodiments described herein.

DETAILED DESCRIPTION

[0041] Embodiments described herein may arise from realization that more compact arrays of light emitters may be advantageous in emerging technologies. For example, as shown in FIG. 1, a light-based 3D sensor system 100, such as a Light Detection and Ranging (LIDAR) system, may use time-of-flight (TOF)-based measurement circuit 110 and a 3D image reconstruction circuit 150 based on a signal received from an optical detector circuit 130 and associated optics 140, with a pulsed light emitting device array 120 as a light source. The time-of-flight measurement circuit 110 may determine the distance d to target T by measuring the round trip ("time-of-flight"; ToF) of a laser pulse 109 reflected by the target T (where d = (speed of light (c)/2) x ToF), which may be used by the 3D image reconstruction circuit 150 to create an accurate 3D map of surroundings. Some advantages of LIDAR systems may include long range; high accuracy; superior object detection and recognition; higher resolution; higher sampling density of 3D point cloud; and effectivity in diverse lighting and/or weather conditions. Applications of LIDAR systems may include ADAS (Advanced Driver Assistance Systems), autonomous vehicles, UAVs (unmanned aerial vehicles), industrial automation, robotics, biometrics, modeling, augmented and virtual reality, 3D mapping, and security. The example of FIG. 1 illustrates a flash LIDAR system, where the pulsed light emitting device array 120 emits light for short durations over a relatively large area to acquire images, in contrast with some traditional scanning LIDAR techniques (which generate image frames by raster scanning). However, it will be understood that light emitting device arrays 120 described herein can be used for implementations of scanning LIDAR as well. [0042] Still referring to FIG. 1, the light emitting device array 120 may include a plurality of electrically connected surface-emitting laser diodes, such as VCSELs, and may be operated with strong single pulses at low duty cycle or with pulse trains, typically at wavelengths outside of the visible spectrum. Because of sensitivity to background light and the decrease of the signal with distance, several watts of laser power may be used to detect a target T at a distance d of up to about 100 meters or more.

[0043] However, some conventional VCSELs may have sizes defined by dimensions (e.g., length, width, and/or diameter) of about 150 micrometers (μιη) to about 200 μηι, which may impose size and/or density constraints on sensor systems including an array of VCSELs. This relatively large VCSEL size may be dictated for use with conventional pick-and-place machines, as well as for sufficient contact surface area for wire bond pads to provide electrical connections to the VCSEL. For example, some conventional solder ball or wire bond technology may require more than about 30 μηι in length for the bond pad alone, while the tip used to pull the wire bond may have an accuracy on the order of tens of micrometers.

[0044] Some embodiments described herein provide light emitting devices, such as surface- emitting laser diodes (e.g., VCSELs), having reduced dimensions (e.g., lengths and/or widths of about 30 micrometers (μιη) or less) without affecting the device performance (e.g., power output). For example, the aperture of the VCSEL die (which is the active region where the lasing takes place) may be about 10 μιη to about 20 μηι in diameter. The die length can be reduced to the aperture diameter plus a few microns by reducing or eliminating wasted (non- active) area, and by retaining a few microns (e.g., about 4 μιη to about 6 μπι or less) of combined chip length for the anode and the cathode contacts. This may provide a reduction in dimensions (e.g., length and/or width) by a factor of about 10 or more (e.g., die lengths of about 15 micrometers (μιη) to about 20 μπι, as compared to some conventional VCELs with die lengths of about 150 μιη to about 200 μηι). In some embodiments, these reduced die dimensions may allow for fabrication of emitter arrays including a greater density (e.g., thousands) of VCSELs or other laser diodes.

[0045] FIGS. 2A and 2B are plan and cross-sectional views illustrating an example surface- emitting light emitting device (shown as a vertical cavity surface emitting laser diode (VCSEL) chip or die 200, also referred to herein as a VCSEL 200) in accordance with some embodiments described herein, which includes anode and cathode contacts 211, 212 that are smaller than the lasing aperture 210 in at least one dimension (e.g., length, width, and/or diameter). As shown in FIGS. 2A and 2B, the VCSEL 200 includes an active region 205 with one or more quantum wells 203 for generation and emission of coherent light 209. The optical cavity axis 208 of the VCSEL 200 is oriented along the direction of current flow (rather than perpendicular to the current flow as in some conventional laser diodes), defining a vertical cavity with a length along the direction of current flow. This cavity length of the active region 205 may be short compared with the lateral dimensions of the active region 205, so that the radiation 209 emerges from the surface of the cavity rather than from its edge.

[0046] The active region 205 may be sandwiched between distributed Bragg reflector (DBR) mirror layers (also referred to herein as Bragg reflector layers or Bragg mirrors) 201 and 202 provided on a lateral conduction layer (LCL) 206. The LCL 206 may allow for improved electrical and/or optical characteristics (as compared to direct contact to the reflector layer 401) in some embodiments. In some embodiments, a surface of the LCL layer 206 may provide a print interface 215 including an adhesive layer that improves adhesion with an underlying layer or substrate. The adhesive layer may be optically transparent to one or more wavelength ranges and/or can be refractive-index matched to provide desired optical performance. The reflector layers 201 and 202 at the ends of the cavity may be made from alternating high and low refractive index layers. For example, the reflector layers 201 and 202 may include alternating layers having thicknesses dl and d2 with refractive indices nl and n2 such that nidi + n2d2 = λ/2, to provide wavelength-selective reflectance at the emission wavelength λ. This vertical construction may increase compatibility with semiconductor manufacturing equipment. For example, as VCSELs emit light 209 perpendicular to the active region 205, tens of thousands of VCSELs can be processed simultaneously, e.g., by using standard semiconductor wafer processing steps to define the emission area and electrical terminals of the individual VCSELs from a single wafer.

Although described herein primarily with reference to VCSEL structures, it will be understood that embodiments described herein are not limited to VCSELs, and the laser diode 200 may include other types of laser diodes that are configured to emit light 209 along an optical axis 208 that is oriented perpendicular to a substrate or other surface on which the device 200 is provided. It will also be understood that, while described herein primarily with reference to surface-emitting laser structures, laser diodes and laser diode arrays as described herein are not so limited, and may include edge-emitting laser structures that are configured to emit light along an optical axis that is oriented parallel to a substrate or other surface on which the device is provided as well, as shown in the example of FIG. 9. [0047] The VCSEL 200 may be formed of materials that are selected to provide light emission at or over a desired wavelength range, which may be outside of the spectrum of light that is visible to the human eye. For example, the VCSEL 200 may be a gallium arsenide (GaAs)-based structure in some embodiments. In particular embodiments, the active region 205 may include one or more GaAs-based layers (for example, alternating

InGaAs/GaAs quantum well and barrier layers), and the Bragg mirrors 201 and 202 may include GaAs and aluminum gallium arsenide (ALGa (1-¾) As). For instance, the lower Bragg mirror 201 may be an n-type structure including alternating layers of n-AlAs/GaAs, while the upper Bragg mirror 202 may be a p-type structure including alternating layers of p- AlGaAs/GaAs. Although described by way of example with reference to a GaAs-based VCSEL, it will be understood that materials and/or material compositions of the layers 201, 202, and/or 205 may be tuned and/or otherwise selected to provide light emission at desired wavelengths, for example, using shorter wavelength (e.g., GaN-based) and/or longer wavelength (e.g., InP-based) emitting materials.

[0048] In the example of FIGS. 2A and 2B, the VCSEL 200 includes a lasing aperture 210 having a dimension (illustrated as diameter D) of about 12 μηι, and first and second electrically conductive contact terminals (illustrated as anode contact 211 and cathode contact 212, also referred to herein as first and second contacts). A first electrically conductive film interconnect 213 is provided on the first contact 211, and a second electrically conductive film interconnect 213 is provided on the second contact 212 to provide electrical connections to the VCSEL 200. FIG. 2B more clearly illustrates the anode contact 211 and cathode contact 212 in cross section, with the conductive film interconnects 213 thereon. The first and second contacts 211 and 212 may provide contacts to semiconductor regions of opposite conductivity type (P-type and N-type, respectively). Accordingly, embodiments described herein are configured for transfer of electric energy to the VCSEL contacts 211 and 212 through thin- film interconnects 213, which may be formed by patterning an electrically conductive film, rather than incorporating wire bonds, ribbons, cables, or leads. The interconnections 213 may be formed after providing the VCSEL 200 on a target substrate (e.g., a non-native substrate that is different from a source substrate on which the VCSEL 200 is formed), for example, using conventional photolithography techniques, and may be constructed to have low resistance. In this regard, materials for the electrically conductive film interconnects 213 may include aluminum or aluminum alloys, gold, copper, or other metals formed to a thickness of approximately 200 nm to approximately 500 nm. [0049] As shown in FIG. 2A, the first and second conductive contacts 211 and 212 are smaller than the aperture 210 in one or more dimensions. In some embodiments, allowing about 2 μηι to about 3 μιη for the dimensions of each of the contacts 211, 212, the overall dimensions of the VCSEL die 200 can be significantly reduced. For example, for anode and cathode contacts that are 2 μιη in length each, a dimension L can be reduced to about 16 μιη (2 μπι anode length + 12 μιη aperture + 2 μιη cathode length; all measured along dimension L) providing a 16x16 μηι 2 die. As another example, for anode and cathode contacts that are 3 μπι in length each, a dimension L can be reduced to about 18 μη (3 μηι anode + 12 μιη aperture + 3 μιη cathode) providing a 18x18 μιη die. Die dimensions L may be further reduced or slightly increased for smaller aperture dimensions D (e.g., 10 μχ ) or larger aperture dimensions D (e.g., 20 μηι). More generally, VCSEL dies 200 according to embodiments herein may achieve a contact area-to-aperture area ratio of about 0.05 to 30, about 0.1 to 20, about 1 to 10, or about 1 to 3, where the contact area refers to the surface area of electrical contacts 211 and/or 212 positioned on or adjacent the aperture 210 on the surface S. Also, although illustrated with reference to contacts 211, 212 and interconnections 213 at particular locations relative to the aperture 210, it will be understood that embodiments described herein are not so limited, and the contacts 211, 212 and interconnections 213 may be provided at other areas of the VCSEL die 200 (e.g., at corners, etc.).

[0050] VCSELs 200 in accordance with some embodiments described herein may be configured to emit light with greater than about 100 milliwatts (mW) of power within about a 1-10 nanosecond (ns) wide pulse width, which may be useful for LIDAR applications, among others. In some embodiments, more than 1 Watt peak power output with a 1 ns pulse width at a 10,000: 1 duty cycle may be achieved from a single VCSEL element 200, due for instance to the reduced capacitance (and associated reduction in RLC time constants) as compared to some conventional VCSELs. VCSELs 200 as described herein may thus allow for longer laser lifetime (based upon low laser operating temperatures at high pulsed power), in combination with greater than about 200 meter (m) range (based on very high power emitter and increased detector sensitivity).

[0051] FIG. 2C is a plan view illustrating the VCSEL chip 200 in accordance with some embodiments described herein in comparison to a conventional VCSEL chip 10. As shown in FIG. 2C, the conventional VCSEL chip 10 may have a length L of about 200 μη , to provide sufficient area for the active region 5 and the top conductive wire bond pad 11, which may function as an n-type or p-type contact. In contrast, VCSEL chips 200 in accordance with some embodiments described herein may have a length L of about 20 μηι or less. As electrical connections to the smaller contacts 211, 212 are provided by thin-film metallization interconnects 213, VCSEL chips 200 in accordance with some embodiments described herein require no bond pad, such that the optical aperture 210 occupies a majority of the overall surface area of the emitting surface S.

[0052] VCSEL chips 200 according to some embodiments of the present invention may thus have dimensions that are 1/100* of those of some conventional VCSEL chips 10, allowing for up to one hundred times more power per area of the emitting surface S, as well as reduced capacitance which may substantially reduce the RLC time constants associated with driving fast pulses into these devices. Such an exponential reduction in size may allow for fabrication of VCSEL arrays including thousands of closely-spaced VCSELs 200, some of which are electrically connected in series (or anode-to-cathode) on a rigid or flexible substrate, which may not be possible for some conventional closely spaced VCSELs that are fabricated on a shared electrical substrate. For example, as described in greater detail below, multiple dies 200 in accordance with some embodiments described herein may be assembled and electrically connected within the footprint of the conventional VCSEL chip 10. In some applications, this size reduction and elimination of the bond pad may allow for reduction in cost (of up to one hundred times), device capacitance, and/or device thermal output, as compared to some conventional VCSEL arrays.

[0053] FIG. 3A is a perspective view illustrating a distributed emitter array 300a including laser diodes (illustrated as VCSELs 200) in accordance with some embodiments described herein. The array 300a (also referred to herein as a distributed VCSEL array (DVA)) may be assembled on a non-native substrate 307a, for example, by micro -transfer printing, electrostatic adhesion, or other mass transfer techniques. As used herein, a non-native substrate (also referred to herein as a target substrate) may refer to a substrate on which the laser diodes 200 are arranged or placed, which differs from a native substrate on which the laser diodes 200 are grown or otherwise formed (also referred to herein as a source substrate). The substrate 307a may be rigid in some embodiments, or may be flexible in other embodiments, and/or may be selected to provide improved thermal characteristics as compared to the source substrate. For example, in some embodiments the non-native substrate 307a may be thermally conducting and also electrically insulating (or coated with an insulating material, such as an oxide, nitride, polymer, etc.). Electrically conductive thin- film interconnects 313 may be formed to electrically connect respective contacts of the laser diodes 200 in series and/or parallel configurations, and may be similar to the interconnects 213 described above. This may allow for dynamically adjustable configurations, by controlling operation of subsets of the laser diodes 200 electrically connected by the conductive thin-film interconnects 313. In some embodiments, the array 300a may include wiring 313 between VCSELs 200 that are not connected in parallel (e.g., connections without a shared or common cathode/anode). That is, the electrically conductive thin-film

interconnects 313 may provide numerous variations of series/parallel interconnections, as well as additional circuit elements which may confer good yield (e.g. bypass routes, fuses, etc.).

[0054] The conductive thin-film interconnects 313 may be formed in a parallel process, before and/or after providing the laser diodes 200 on the substrate 307a. For example, the conductive thin-film interconnects 313 may be formed by patterning an electrically conductive film on the substrate 307a using conventional photolithography techniques, such that the laser diodes 200 of the array 300 are free of electrical connections through the substrate 307a.

[0055] Due to the small dimensions of the laser diodes 200 and the connections provided by the conductive thin-film interconnects 313, a spacing or pitch between two immediately adjacent laser diodes 200 is less than about 500 micrometers (μηι), or in some embodiments, less than about 200 μηι, or less than about 150 μηι, or less than about 100 μιη, or less than about 50 μηι, without connections to a shared or common cathode/anode. While some monolithic arrays may provide inter-laser diode spacings of less than about 100 μηι, the laser diodes of such arrays may electrically share a cathode/anode and may mechanically share a rigid substrate in order to achieve such close spacings. In contrast, laser diode arrays as described herein (such as the array 300a) can achieve spacings of less than about 150 μιη between immediately adjacent, serially-connected laser diodes 200 (that do not have a common anode or cathode connection), on non-native substrates (e.g., rigid or flexible substrates) in some embodiments. In addition, as described below with reference to the examples of FIGS. 6A-6C, some embodiments of the present disclosure may integrate other types of devices and/or devices formed from different materials (e.g. power capacitors, FETs, etc.) in-between laser diodes 200 at the sub- 150 μιη spacings described herein.

[0056] Also, in some embodiments, a concentration of the laser diodes 200 per area of the array 300a may differ at different portions of the array 300a. For example, some LIDAR sensor applications may benefit from higher resolution in a central portion of the array (corresponding to a forward direction of travel), but may not require such high resolution at peripheral regions of the array. As such, a concentration of VCSELs 200 at peripheral portions of the array 300a may be less than a concentration of VCSELs 200 at a central portion of the array 300a in some embodiments. This configuration may be of use in applications where the substrate is flexible and may be curved or bent in a desired shape, as shown in FIG. 3B.

[0057] FIG. 3B is a perspective view illustrating a distributed emitter array 300b including laser diodes 200 on a curved, non-native substrate 307b in accordance with some

embodiments described herein. In some embodiments, the substrate 307b is formed of a flexible material that can be bent to provide curved emitting surface, such that VCSELs 200 mounted on a central portion 317 of the substrate 307b face a forward direction, while VCSELs 200 mounted on peripheral portions 317' of the substrate 307b face oblique directions. As the VCSELs 200 respectively emit light in a direction perpendicular to their active regions, the VCSELs 200 mounted on the central portion 317 emit light 309 in the forward direction, while the VCSELs 200 mounted on peripheral portions 317' of the substrate 307b emit light 309' in oblique directions, providing a wide field of view. In some embodiment, each VCSEL may provide narrow-field illumination (e.g., covering less than about 1 degree), and the arrays 300a, 300b may include hundreds or thousands of VCSELs 200 (e.g., an array of 1500 VCSELs, each covering a field of view of about 0.1 degree, can provide a 150 degree field of view).

[0058] The field of view can be tailored or changed as desired from 0 degrees up to about 180 degrees by altering the curvature of the substrate 307b. The curvature of the substrate 307b may or may not be constant radius, and can thereby be designed or otherwise selected to provide a desired power distribution. For example, the substrate 307b may define a cylindrical, acylindrical, spherical or aspherical curve whose normal surfaces provide a desired distribution of relative amounts of power. In some embodiments, the curvature of the substrate 307b may be dynamically altered by mechanical or electro-mechanical actuation. For example, a mandrel can be used to form the cylindrical or acylindrical shape of the flexible non-native substrate 307b. The mandrel can also serve as a heat sink in some embodiments. Also, as mentioned above, a spatial density or concentration of VCSELs 200 at peripheral portions of the array 300b may be less than a concentration of VCSELs 200 at a central portion of the array 300b in some embodiments. [0059] The arrays 300a and 300b illustrated in FIGS. 3A and 3B may be scalable based on a desired quantity or resolution of laser diodes 200, allowing for long range and high pulsed power output (on the order of kilowatts (kW)). The spatial density or distribution of the laser diodes 200 on the surfaces of the substrates 307a and 307b can be selected to reduce optical power density, providing both long range and eye safety at a desired wavelength of operation (e.g., about 905 nm for GaAs VCSELs; about 1500 nm for InP VCSELs). A desired optical power density may be further achieved by controlling the duty cycle of the signals applied to the VCSELs and/or by altering the curvature of the substrate. Also, the separation or spacing between adjacent laser diodes 200 within the arrays 300a and 300b may be selected to provide thermal management and improve heat dissipation during operation, depending on the substrate material. For example, a spacing between two immediately adjacent laser diodes 200 of greater than about 100 μηι micrometers (μηι) may provide thermal benefits, especially for substrates with limited thermal conductivity. The arrays 300a and 300b as described herein may thereby provide greater reliability, by eliminating wire bonds, providing a fault- tolerant architecture, and/or providing lower operating temperatures. In further embodiments, self-aligning, low-cost beam forming micro-optics (e.g., ball lens arrays) may be integrated on or into the surface of the arrays 300a and 300b.

[0060] The compact arrays 300a and 300b shown in FIGS. 3 A and 3B may be fabricated in some embodiments using micro-transfer printing (MTP), electrostatic adhesion, and/or other massively parallel chip handling techniques that allow simultaneous assembly and

heterogeneous integration of thousands of micro-scale devices on non-native substrates via epitaxial liftoff. For example, the arrays of VCSELs 200 can be fabricated using micro- transfer printing processes similar to those described, for example, in U.S. Patent No.

7,972,875 to Rogers et al. entitled "Optical Systems Fabricated By Printing-Based

Assembly " the disclosure of which is incorporated by reference herein in its entirety. The arrays of VCSELs 200 can alternatively be fabricated using electrostatic adhesion or gripping transfer techniques similar to those described, for example in U.S. Patent No. 8,789,573 to Bibl et al. entitled "Micro device transfer head heater assembly and method of transferring a micro device," the disclosure of which is incorporated by reference herein in its entirety. In some embodiments, MTP, electrostatic adhesion, and/or other mass transfer techniques may allow for fabrication of VCSEL or other arrays of laser diodes with the small inter-device spacings described herein. [0061] FIGS. 4A-4F are perspective views and FIGS. 4A'-4G' are cross-sectional views illustrating an example fabrication process for laser diodes (illustrated as VCSELs 400) in accordance with some embodiments described herein. The VCSELs 200 described herein may also be fabricated using one or more of the processing operations shown in FIGS. 4A-4F in some embodiments. As shown in FIGS. 4A-4F and FIGS. 4A'-4G', ultra small VCSELs 400 in accordance with embodiments described herein can be grown on source substrates and assembled on a non-native target substrate using micro-transfer printing techniques. In particular, in FIG. 4A and 4A', sacrificial layer 408, a lateral conduction layer 406, a first, n- type distributed Bragg reflector (DBR) layer 401, an active region 405, and a second, p-type DBR layer 402 are sequentially formed on a source wafer or substrate 404. Although illustrated with reference to a single VCSEL 400 to show fabrication, it will be understood that a plurality of VCSELs 400 may be simultaneously fabricated on the source wafer 404, with reduced or minimal spacing between adjacent VCSELs 400 to increase or maximize the number of VCSELs that may be simultaneously fabricated on the wafer 404. Also, it will be understood that a plurality of VCSEL devices may be fabricated on a single die or chiplet that is released from the substrate 404 for printing. Also, the transfer techniques described in greater detail below may allow for reuse of the source wafer 404 for subsequent fabrication of additional VCSELs.

[0062] In some embodiments, the material compositions of the layers 406, 401, 405, and 402 may be selected to provide a desired emission wavelength and emission direction (optical axis). For example, the layers 406, 401, 405, and 402 may be gallium arsenide (GaAs)-based or indium phosphide (InP)-based in some embodiments. As illustrated, a lateral conduction layer 406, an AlGaAs n-type high-reflectivity distributed Bragg reflector (DBR), and an active region 405 are sequentially formed on the source wafer 404. The active region 405 may be formed to include InAlGaAs strained quantum wells designed to provide light emission over a desired wavelength, and is followed by formation of a p-type DBR output mirror 402. A top contact metallization process is performed to form a p-contact (e.g., an anode contact) 411 on the p-type DBR layer 402. For example, Ti/Pt/Au ring contacts of different dimensions may be deposited to form the anode or p-contact 411. An aperture 410 may be defined within a perimeter of the p-contact 411. In some embodiments, an oxide layer may be provided between the active region 405 and the p-type DBR layer 402 to define boundaries of the aperture 410. The placement and design of the aperture 410 may be selected to minimize optical losses and current spreading. [0063] In FIG. 4B and 4B', a top mesa etching process is performed to expose the active region 405 and a top surface of the n-type DBR layer 401, and an oxidation process is performed to oxidize the exposed surfaces, (including the exposed sidewalls of the active region 405), and in particular to laterally define boundaries of the optical aperture 410. In FIG. 4C and 4C, a bottom contact metallization process is performed to expose and form an n-type (e.g., cathode) contact 412 on a surface of the lateral conduction layer 406. It will be understood that, in some embodiments, the n-type contact 412 may alternatively be formed on the n-type DBR layer 401 to provide the top-side contact. In FIG. 4D and 4D', an isolation process is performed to define respective lateral conduction layers 406, and an anchor material (e.g., photoresist layer) is deposited and etched to define photoresist anchors 499 and inlets to expose sacrificial release layer 408 for epitaxial lift-off.

[0064] In FIG. 4E and 4E', an undercut etching process is performed to remove portions of the sacrificial release layer 408 such that the anchors 499 suspend the VCSEL die 400 over the source wafer 404. In some embodiments, the operations of FIG. 44E and 4E' may be followed by a micro-transfer printing process, as shown in FIGS. 4F and 4F', which may utilize an elastomeric and/or other stamp 490 to break the anchors 499, adhere the VCSEL die 400 (along with multiple other VCSEL dies 400 on the source wafer 404) to a surface of the stamp 490, and simultaneously transfer the multiple VCSEL dies 400 (which have been adhered to the surface of the stamp) to a non-native target substrate 407 by contacting the surface of the stamp including the dies 400 thereon with a surface of the non-native target substrate 407, as shown in FIG. 4G'. In other embodiments, the operations of FIG. 4F may be followed by an electrostatic gripper-based transfer process, which may utilize an electrostatic transfer head to adhere the VCSEL die 400 (along with multiple other VCSEL dies 400 on the source wafer 404) to a surface of the head using the attraction of opposite charges, and simultaneously transfer the VCSEL dies 400 to a non-native target substrate. As a result of breaking the anchors 499, each VCSEL die 400 may include a broken or fractured tether portion 499t (e.g., a residual portion of the anchor structure 499) protruding from or recessed within an edge or side surface of the die 400 (and/or a corresponding relief feature at a periphery of the die 400), which may remain upon transfer of the VCSEL dies 400 to the non-native substrate 407.

[0065] The non-native target substrate may be a rigid or flexible destination substrate for the VCSEL array, or may be a smaller interposer or "chiplet" substrate. Where the target substrate is the destination substrate for the array, an interconnection process may form a conductive thin film layer on the target substrate including the assembled VCSEL dies 400 thereon, and may pattern the conductive thin film layer to define thin-film metal

interconnects that provide desired electrical connections between the VCSEL dies 400. The interconnection process may be performed after the VCSEL dies 400 are assembled on the destination substrate, or may be performed in a pre-patterning process on the destination substrate before the VCSEL dies 400 are assembled such that the electrical connections between the VCSEL dies 400 are realized upon assembly (with no interconnection processing required after the transfer of the dies 400 onto the substrate). Where the target substrate is a chiplet, the VCSEL dies 400 may be connected in parallel via the chiplet. The chiplets including the VCSEL dies 400 thereon may then be assembled (via transfer printing, electrostatic adhesion, or other transfer process) onto a destination substrate for the array, which may be pre- or post-patterned to provide electrical connections between the chiplets. The thin-film metal interconnects may be defined on and/or around the broken tether portion 499t protruding from the edge of the die(s) 400 in some embodiments.

[0066] Because the VCSELs 400 are completed via epitaxial lift-off and thus are separated from the substrate, and because of the use of thin film interconnects, the VCSELs 400 may also be thinner than some conventional VCSELs which remain connected to their native substrate, such as the VCSEL 10 of FIG. 2C. For example, the VCSEL 400 may have a thickness t (e.g., a combined thickness of the semiconductor stack including the layers 406, 401, 405, and 402) of about 1 micrometers (μιη) to about 20 μιη.

[0067] FIGS. 5A-5C are images of VCSEL arrays 500 in accordance with some

embodiments described herein, which were assembled using micro-transfer printing processes. In particular, FIG. 5 A illustrates a VCSEL array 500 of about 11,000 lasers with an inter-VCSEL spacing of about 200 micrometers (μηι) or less between adjacent VCSELs 200 after assembly on a non-native substrate 507, with the inset image of FIG. 5B and the image of 5C illustrating magnified views of portions of the array 500 including about 350 lasers and 9 lasers, respectively, in accordance with some embodiments described herein. Due to the reduction in dimensions of the VCSELs described herein, the inter-VCSEL spacing between immediately adjacent VCSELs 200 may be less than about 150 μιη, or less than about 100 μηι or less than about 50 μιη on the source substrate in some embodiments. In some embodiments, the array 500 may include 100 VCSELs or more within a footprint or area of 5 square millimeters (mm 2 ) or less. [0068] FIGS. 5D-5E are magnified images illustrating broken tether portions and relief features of VCSEL structures in accordance with some embodiments described herein. As shown in FIGS. 5D and 5E, a transfer-printed VCSEL 510 (such as one of the VCSELs 200) or other laser diode as described herein may include one or more residual or broken tether portions 499t and/or relief features 599 at a periphery thereof. The relief features 599 may be patterned or otherwise provided along the periphery of VCSEL 510 to partially define the tethers 499 and areas for preferential fracture of the tethers 499. In the examples of FIGS. 5D-5E, the broken tether portions 499t and relief features 599 are illustrated as being present along a periphery of the lateral conduction layer (LCL) 506; however, it will be understood that broken tether portions 499t and/or relief features 599 may be present in or along a periphery of any of the layers that may be provided on a non-native substrate by transfer- printing processes described herein, for example, any of the epitaxially grown layers 406, 405, 401, 402 formed in fabricating the active region 405 on a source wafer or substrate 404 in the examples of FIGS. 4A-4F and 4A'-4G'. As such, in some embodiments, the broken tether portion 499t may comprise a material and thickness corresponding to that of the LCL layer 506 (or other layer associated with the active region). In further embodiments, to shorten an etch sequence, peripheral or edge portions of the LCL 506 may be partially etched, and as such, the relief pattern 599 of the tether features 499t may be thinner than the LCL 506 (or other layer associated with the active region). The fracture of the tethers 499 during the "Pick" operation (such as shown in FIG. 4G') may occur in the resist layer 4991 itself, and the broken tether portions 499t may comprise a material and thickness corresponding to that of the resist layer 4991. The broken tether portion 499t may interact with the print adhesive or epoxy, and also remains on the fully processed device, even after resist develop and/or resist removal processes. More generally, some laser diode structures in accordance with embodiments described herein may include at least one of a broken tether portion 499t or a relief pattern or feature 599 along a periphery or edge of the laser diode structure.

[0069] Accordingly, some embodiments described herein may use MTP to print and integrate hundreds or thousands of VCSELs or other surface-emitting laser diodes into small- footprint light-emitting arrays. MTP may be advantageous by allowing simultaneous manipulation and wafer-level assembly of thousands of laser diode devices. In some embodiments, each of the laser diodes may have aperture dimensions as small as about 1-10 μηι, thereby reducing the size (and cost) of lasers incorporating such VCSEL arrays by a factor of up to 100. Other embodiments may include substrates with aperture dimensions even smaller than about 1 μιη in order to realize different performance such as modified near and far field patterns. Still other embodiments may use larger apertures, for example, about 10-100 μηι, in order to realize higher power output per VCSEL device. Also, MTP allows reuse of the source wafer (e.g., GaAs or InP) for growth of new devices after the transfer printing process, further reducing fabrication costs (in some instances, by up to 50%). MTP may also allow heterogeneous integration and interconnection of laser diodes of different material systems (e.g., GaAs or InP lasers) and/or driver transistors (as discussed below) directly onto silicon integrated circuits (ICs). Also, source wafers may be used and reused in a cost-effective manner, to fabricate laser diodes (e.g., InP -based VCSELs) that can provide high power with eye safety, as well as reduced ambient noise. As such, MTP may be used in some embodiments to reduce emitter costs, and allow fabrication of high power, high resolution distributed VCSEL arrays (DVAs) including multiple hundreds or thousands of VCSELs.

[0070] Also, when provided on flexible or curved substrates, embodiments described herein can provide DVAs having a wide field of view (FoV), up to 180 degrees horizontal. In some embodiments, the optical power dispersed via the DVA can be configured for eye safety and efficient heat dissipation. In some embodiments, low-cost, self-aligning, beam forming micro-optics may be integrated within the curved DVA.

[0071] FIG. 6A is a perspective view illustrating an example emitter array 600 including heterogeneous integration of distributed surface-emitting laser diodes (illustrated as VCSELs 200) and distributed driver transistors 610 in accordance with some embodiments described herein. As used herein, distributed circuit elements may refer to laser diodes, driver transistors, and/or other circuit elements that are assembled in various desired positions throughout a laser diode array, and such an array of distributed circuit elements is referred to herein as a distributed array. For example, integration of distributed high power driver transistors in a distributed VCSEL array may be advantageous for LIDAR applications. FIG. 6B is schematic view illustrating an equivalent circuit diagram for the distributed emitter array 600 of FIG. 6A, and FIG. 6C is a cross-sectional view of the distributed emitter array 600 taken along line 6C-6C of FIG. 6A.

[0072] As shown in FIGS. 6A-6C, the array 600 (also referred to herein as a DVA) may be assembled on a non-native substrate 607, for example, by micro-transfer printing or other techniques. The substrate 607 may be rigid in some embodiments, or may be flexible in other embodiments. The array 600 further includes integrated driver transistors 610 that are assembled on the substrate 607 adjacent to one or more of the VCSELs 200. In some embodiments, the drivers 610 and laser diodes 200 may include different semiconductor materials and/or technologies that have incompatible fabrication processes. For example, the driver transistors 610 may be assembled on the substrate 607 using a micro-transfer printing (MTP) process. In some embodiments, an array including hundreds or thousands of driver transistors 610 may be provided. Electrically conductive thin-film interconnects 613 may be formed to electrically connect respective contacts of the driver transistors 610 and laser diodes 200 in series and/or parallel configurations. Spacings between a driver transistor 610 and an immediately adjacent laser diode 200 may be less than about 2 millimeters, less than about 1 millimeter, less than about 500 micrometers, less than about 150 micrometers (μηι), or in some embodiments, less than about 100 μηι, or less than about 50 μιη, which may provide reduced parasitic impedance therebetween (e.g., up to 100 times lower than where the driver transistor 610 is located off-chip or off-substrate).

[0073] In some embodiments, the array 600 may include wiring 613 between VCSELs 200 that are not connected in parallel (e.g., no common cathode/anode). Interconnection designs that do not simply place all elements of the array in parallel (e.g., without a common anode or cathode connection) may offer the advantage of lowering current requirements for the array, which can reduce inductive losses and increase switching speed. Varied interconnection designs also provide for the inclusion of other devices embedded or integrated within the electrically interconnected array (e.g., switches, gates, FETs, capacitors, etc.) as well as structures which enable fault tolerance in the manufacture of the array (e.g. fuses, bypass circuits, etc.) and thus confer yield advantages. For example, as illustrated in FIG. 6B, the array 600 includes a plurality of strings of VCSELs 200 that are electrically connected in series (or anode-to-cathode) to define columns (or other subsets or sub-arrays) of the array 600. The array 600 further includes an array of driver transistors 610, with each driver 610 electrically connected in series with a respective string of serially- or anode-to-cathode- connected VCSELs 200.

[0074] The conductive thin-film interconnects 613 may be formed in a parallel process after providing the laser diodes 200 and driver transistors 610 on the substrate 607, for example by patterning an electrically conductive film using conventional photolithography techniques. As such, the driver transistors 610 and laser diodes 200 of the array 600 are free of wire bonds and/or electrical connections through the substrate 607. Due to the smaller dimensions of the laser diodes 200 and the driver transistors 610 and the degree of accuracy of the assembly techniques described herein, a spacing between immediately adjacent laser diodes 200 and/or driver transistors 610 may be less than about 150 micrometers (μηι), or in some embodiments, less than about 100 μιη or less than about 50 μιη. Integrating the driver transistors 610 on the substrate 607 in close proximity to the VCSELs 200 (for example, at distances less than about 2 millimeters, less than about 1 millimeter, less than about 500 micrometers, less than about 150 micrometers (μηι), or in some embodiments, less than about 100 μηι, or less than about 50 μηι from a nearest VCSEL 200) may thus shorten the electrical connections 613 between elements, thereby reducing parasitic resistance, inductance, and capacitance, and allowing for faster switching response.

[0075] In the example of FIGS. 6A-6C, the driver transistors 610 are arranged in an array such that each driver transistor 610 is connected in series with a column (or other subset or sub-array) of serially-connected (or otherwise anode-to-cathode -connected) VCSELs 200, allowing for individual control of respective columns/strings of VCSELs 200. However, it will be understood that embodiments described herein are not limited to such a connection configuration. To the contrary, integrating the driver transistors 610 in close proximity to the VCSELs 200 may also allow for greater flexibility in wiring configurations (e.g., in series and/or parallel), which may be used to control current and/or increase or maximize performance. For example, fewer or more driver transistors 610 may be provided (e.g., drivers for control of rows of serially-connected VCSELs 200 as well as columns) for finer control of respective VCSELs or groups of VCSELs and/or output power. Another example would be the addition of capacitors or similar electrical storage devices close to the elements of the array for faster pulse generation, for example, on the order of sub-nanosecond (ns), in contrast to some conventional designs that may be on the order of about 1 - 10 ns or more. Likewise, although illustrated as a planar array 600, the substrate 607 may be flexible in some embodiments; thus, the array 600 may be bent to provide a desired curvature, similar to the array 300b of FIG. 3B.

[0076] As similarly discussed above with reference to the arrays 300a and 300b, the array 600 may be scalable based on a desired quantity or resolution of laser diodes 200, allowing for long range and high pulsed power output (on the order of kilowatts (kW)). The distribution of the laser diodes 200 on the surfaces of the substrate 607 can be selected and/or the operation of the laser diodes can be dynamically adjusted or otherwise controlled (via the transistors 610) to reduce optical power density, providing both long range and eye safety at a desired wavelength of operation (e.g., about 905 nm for GaAs VCSELs; about 1500 nm for InP VCSELs). Also, the spacing between elements 200 and/or 610 may be selected to provide thermal management and improve heat dissipation during operation. Arrays 600 as described herein may thereby provide improved reliability, by eliminating wire bonds, providing a fault-tolerant architecture, and/or providing lower operating temperatures. In further embodiments, self-aligning, low-cost beam forming micro-optics (e.g., ball lens arrays) may be integrated on or into the surface of the array 607.

[0077] FIG. 7A is a perspective view illustrating a LIDAR device 700a including surface- emitting laser diodes (such as the VCSELs 200) in accordance with embodiments described herein, illustrated relative to a pencil for scale. FIG. 7C is a perspective view illustrating an alternative LIDAR device 700c in accordance with embodiments described herein. In particular, FIGS. 7A and 7C illustrate a distributed vertical-cavity-surface-emitting laser (VCSEL) array-based, solid-state Flash LIDAR device 700a, 700c. The LIDAR device 700a, 700c is illustrated with reference to a curved array 720, such as the curved array 300b of FIG. 3B, but it will be understood that the LIDAR device 700a, 700c is not so limited, and may alternatively implement the array 300a of FIG. 3 A, the array 600 of FIGS. 6A-6C, and/or other arrays of laser diodes 200 that provide features described herein. Such features of the device 700a, 700c may include, but are not limited to, broad field of view (in particular embodiments, about Θ = 120° horizontal by φ = 10° vertical, or broader); long range (in some instances, greater than about 200 m); high resolution (in particular embodiments, about 0.1° horizontal and vertical) compact size defined by reduced dimensions (in particular embodiments, about 110 x 40 x 40 mm); high power (in particular embodiments, about 10,000w peak, pulsed); and eye safety (in particular embodiments, dispersed optical power can support eye safe, high power, 905 nm (e.g., GaAs) and/or about 1500 run (e.g., InP) emitters).

[0078] FIG. 7B is an exploded view 700b illustrating components of the LIDAR device 700a of FIG. 7 A. As shown in FIG. 7B, the device housing or enclosure 701 includes a connector 702 for electrical connection to a power source and/or other external devices. The enclosure 701 is sized to house a light emitter array 720, a light detector array 730, electronic circuitry 760, detector optics 740 (which may include one or more lenses and/or optical filters), and a lens holder 770. A transparent cover 780 is provided to protect the emitter array 720 and detector optics 740, and may include beam shaping and/or filtering optics in some

embodiments. [0079] The light emitter array 720 may be a pulsed laser array, such as any of the VCSEL arrays 300a, 300b, 600 described herein. As such, the light emitter array 720 may include a large quantity (e.g., hundreds or even thousands) of distributed, ultra small laser diodes 200, which are collectively configured to provide very high levels of power (by exploiting benefits of the large number of very small devices). Using a large number of small devices rather than a small number of large devices allows devices that are very fast, low power and that operate at a low temperature to be integrated in an optimal configuration (with other devices, such as transistors, capacitors, etc.) to provide performance not as easily obtained by a small number of larger laser devices. As described herein the laser diodes 200 may be transfer printed simultaneously onto a non-native curved or flexible substrate in some embodiments. Beam shaping optics that are configured to project high aspect ratio illumination from the light emitter array 720 onto a target plane may also be provided on or adjacent the light emitter array 720.

[0080] The light detector array 730 may include one or more optical detector devices, such as pin, pinFET, linear avalanche photodiode (APD), silicon photomultiplier (SPM), and/or single photon avalanche diode (SPAD) devices, which are formed from materials or otherwise configured to detect the light emitted by the light emitter array 720. The light detector array 730 may include a quantity of optical detector devices that are sufficient to achieve a desired sensitivity, fill factor, and resolution. In some embodiments, the light detector array 730 may be fabricated using micro-transfer printing processes as described herein. The detector optics 740 may be configured to collect high aspect ratio echo and focus target images onto focal plane of the light detector array 730, and may be held on or adjacent the light detector array 730 by the lens holder 770.

[0081] The electronic circuitry 760 integrates the above and other components to provide multiple return LIDAR point cloud data to data analysis. More particularly, the electronic circuitry 760 is configured to control operation of the light emitter array 720 and the light detector array 730 to output filtered, high-quality data, such as 3D point cloud data, to one or more external devices via the connector 702. The external devices may be configured to exploit proprietary and/or open source 3D point cloud ecosystem and object classification libraries for analysis of the data provided by the LIDAR device 700a, 700c. For example, such external devices may include devices configured for applications including but not limited to autonomous vehicles, ADAS, UAVs, industrial automation, robotics, biometrics, modeling, augmented and virtual reality, 3D mapping, and/or security. [0082] FIG. 8 is a block diagram illustrating an example system 800 for a LIDAR device, such as the LIDAR device 700a, 700b, 700c of FIGS. 7A-7C, in accordance with some embodiments described herein. As shown in FIG. 8, the system 800 integrates multiple electrically coupled integrated circuit elements to provide the LIDAR device functionality described herein. In particular, the system 800 includes a processor 805 that is coupled to a memory device 810, an illumination circuit 820, and a detection circuit 830. The memory device 810 stores computer readable program code therein, which, when executed by the processor, operates the illumination circuit 820 and the detection circuit 830 to collect, process, and output data, such as 3D point cloud data, indicative of one or more targets in the operating environment. The system 800 may further include a thermistor 842 and associated temperature compensation circuit 843, as well as a power management circuit 841 that is configured to regulate voltage or power to the system 800.

[0083] The illumination circuit 820 includes an array of surface-emitting laser diodes 200, driver transistor(s) 610, and associated circuit elements 611, electrically connected in any of various configurations. In some embodiments, the illumination circuit 820 may be a laser array including rows and/or columns of VCSELs 200, such as any of the VCSEL arrays 300a, 300b, 600 described herein. Operation of the illumination circuit 820 to emit light pulses 809 may be controlled by the processor 805 via a modulation and timing circuit 815 to generate a pulsed light output 809. Beam-shaping and/or focusing optics may also be included in or adjacent the array of laser diodes 200 to shape and/or direct the light pulses 809.

[0084] The detection circuit 830 may include a time-of-flight (ToF) detector 851 coupled to a ToF controller 852. The ToF detector 851 may include one or more optical detector devices, such as an array of pin, pinFET, linear avalanche photodiode (APD), silicon photomultiplier (SPM), and/or single photon avalanche diode (SPAD) devices. The ToF controller 852 may determine the distance to a target by measuring the round trip ("time-of- flight") of a laser pulse 809' reflected by the target and received at the ToF detector 851. In some embodiments, the reflected laser pulse 809' may be filtered by an optical filter 840, such as a bandpass filter, prior to detection by the ToF detector 851. The output of the detection block 830 may be processed to suppress ambient light, and then provided to the processor 805, which may perform further processing and/or filtering (via signal processor discriminator filter 817, and may provide the filtered output data (for example, 3D point cloud data) for data analysis. The data analysis may include frame filtering and/or image processing. In some embodiments, the data analysis may be performed by an external device, for example, an autonomous vehicle intelligence system.

[0085] FIG. 9 is a cross-sectional view illustrating an example laser diode array 900 including edge-emitting laser diodes 910 in accordance with further embodiments described herein. As shown in FIG. 9, a laser diode 910 includes an active region 905 (which may include one or more quantum wells) for generation and emission of coherent light 909. The active region 905 is provided between p-type and n-type layers 901 and 902, with contacts 912 and 911 thereon, respectively. A diffraction grating layer may be included to provide feedback for lasing. The optical cavity axis of the laser diode 910 is oriented perpendicular to the direction of current flow, defining an edge-emitting device, so that the radiation 909 emerges from the edge of the device 910 rather than from a top surface thereof. The devices 910 may be assembled on a non-native substrate 907, for example, by micro-transfer printing, electrostatic adhesion, or other mass transfer techniques. Respective mirror elements (illustrated as micro-steering mirrors 913) may also be assembled on the substrate 907 (for example, by micro-transfer printing, electrostatic adhesion, or other mass transfer

techniques), and oriented relative to the optical cavity axis of a laser diode 910 that is to be provided adjacent thereto, such that the radiation 909. from the laser diode 910 is reflected and ultimately emitted in a direction perpendicular to the substrate 907.

[0086] The substrate 907 may be rigid in some embodiments, or may be flexible in other embodiments, and electrically conductive thin-film interconnects may be formed to electrically connect respective contacts of the laser diodes 910 in series and/or parallel configurations, at spacings similar to those described with reference to the arrays 300a, 300b, and/or 600 herein. Likewise, as described above with reference to the examples of FIGS. 6A- 6C, the array 900 may include other types of devices and/or devices formed from different materials (e.g., power capacitors, FETs, micro-lens arrays, etc.) integrated with the laser diodes 910 on the substrate 907 at the spacings described herein.

[0087] The present invention has been described above with reference to the accompanying drawings, in which embodiments of the invention are shown. However, this invention should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. In the drawings, the thickness of layers and regions are exaggerated for clarity. Like numbers refer to like elements throughout. [0088] It will be understood that when an element is referred to as being "on," "connected," or "coupled" to another element, it can be directly on, connected, or coupled to the other element, or intervening elements may be present. In contrast, when an element is referred to as being "directly on," "directly connected," or "directly coupled" to another element, there are no intervening elements present.

[0089] It will also be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present invention.

[0090] Furthermore, relative terms, such as "lower" or "bottom" and "upper" or "top," may be used herein to describe one element's relationship to another element as illustrated in the Figures. It will be understood that relative terms are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures. For example, if the device in one of the figures is turned over, elements described as being on the "lower" side of other elements would then be oriented on "upper" sides of the other elements. The exemplary term "lower", can therefore, encompasses both an orientation of "lower" and "upper," depending of the particular orientation of the figure. Similarly, if the device in one of the figures is turned over, elements described as "below" or "beneath" other elements would then be oriented "above" the other elements. The exemplary terms "below" or "beneath" can, therefore, encompass both an orientation of above and below.

[0091] The terminology used in the description of the invention herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used in the description of the invention and the appended claims, the singular forms "a", "an " and "the" are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will also be understood that the term "and/or" as used herein refers to and encompasses any and all possible combinations of one or more of the associated listed items. It will be further understood that the terms "include," "including," "comprises," and/or "comprising," when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof. [0092] Embodiments of the invention are described herein with reference to illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of the invention. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of the invention.

[0093] Unless otherwise defined, all terms used in disclosing embodiments of the invention, including technical and scientific terms, have the same meaning as commonly understood by one of ordinary skill in the art to which this invention belongs, and are not necessarily limited to the specific definitions known at the time of the present invention being described.

Accordingly, these terms can include equivalent terms that are created after such time. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the present specification and in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein. All publications, patent applications, patents, and other references mentioned herein are incorporated by reference in their entireties.

[0094] Many different embodiments have been disclosed herein, in connection with the above description and the drawings. It will be understood that it would be unduly repetitious and obfuscating to literally describe and illustrate every combination and subcombination of these embodiments. Accordingly, the present specification, including the drawings, shall be construed to constitute a complete written description of all combinations and

subcombinations of the embodiments of the present invention described herein, and of the manner and process of making and using them, and shall support claims to any such combination or subcombination.

[0095] Although the invention has been described herein with reference to various embodiments, it will be appreciated that further variations and modifications may be made within the scope and spirit of the principles of the invention. Although specific terms are employed, they are used in a generic and descriptive sense only and not for purposes of limitation, the scope of embodiments of the present invention being set forth in the following claims.