Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
OPERATION VERIFICATION SYSTEM AND ADAPTIVE CONTROL SYSTEM
Document Type and Number:
Japanese Patent JP3873019
Kind Code:
B2
Abstract:

PROBLEM TO BE SOLVED: To provide an operation verification system that can verify a stable operation at device mounting, and an adaptive control system that can speed up arithmetic up to its internal stable operation limit and reduce loads on a control circuit within an internal stable operation range.
SOLUTION: The operation verification system is provided with: a normal operation circuit 104 that is constituted of a clock generation part 101 for generating an operation clock; a first memory element 102 as an operation verification target and an arithmetic circuit group 103; and an operation verification circuit 107 that is constituted of a second memory element 105 that stores the same data as stored in the first memory element 102 with a clock having a different phase, and a determination unit 106 for determining whether the normal operation circuit 104 is stably operated or not on the basis of outputs from the first and second memory elements 102 and 105, and monitors an output from the determination unit 106, to perform the verification of the high-speed operation of the first memory element 102 at a low operation frequency.


Inventors:
Mimura Nobuhiro
Application Number:
JP2002337143A
Publication Date:
January 24, 2007
Filing Date:
November 20, 2002
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
Matsushita Electric Industrial Co., Ltd
International Classes:
G01R31/28; G06F1/32; H01L21/822; H01L27/04; (IPC1-7): H01L21/822; G01R31/28; G06F1/32; H01L27/04
Domestic Patent References:
JP9218246A
JP11174125A
JP2002016223A
Attorney, Agent or Firm:
Kenichi Hayase