Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
DYNAMIC BANDWIDTH CONTROL SCHEME OF A FRAC-N PLL IN A RECEIVER
Document Type and Number:
WIPO Patent Application WO/2011/060194
Kind Code:
A1
Abstract:
A receiver, in accordance with one embodiment of the present invention, includes a mixer, a filter, a received signal strength indicator, and a control loop. The mixer is adapted to convert the frequency of a received signal. The filter is adapted to filter out undesired noise that may be present in the output signal of the mixer. The received signal strength indicator is adapted to detect blocker (also known as jammer) signals that may be present in the output signal of the low-pass filter and generate a feedback signal in response. The control loop is adapted to vary its bandwidth in response to an output signal of the received signal strength indicator. The control loop supplies an oscillating signal to the mixer.

Inventors:
YE SHENG (US)
CHOMINSKI PAUL (US)
Application Number:
PCT/US2010/056418
Publication Date:
May 19, 2011
Filing Date:
November 11, 2010
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
MAXLINEAR INC (US)
YE SHENG (US)
CHOMINSKI PAUL (US)
International Classes:
H03K9/00
Foreign References:
US20060109939A12006-05-25
US5422911A1995-06-06
US20090115658A12009-05-07
US20080013654A12008-01-17
Attorney, Agent or Firm:
TABIBI, Ardeshir et al. (Two Embarcadero Center 8th Floo, San Francisco California, US)
Download PDF:
Claims:
WHAT IS CLAIMED IS: 1. A receiver comprising:

a mixer;

a filter responsive to the mixer;

a received signal strength indicator (RSSI) adapted to detect one or more blocker signals; and

a control loop adapted to vary its bandwidth in response to an output signal of the RSSI, said control loop supplying an oscillating signal to said mixer. 2. The receiver of claim 1 wherein said control loop is adapted to have a first bandwidth in response to detection of the blocker signal by the RSSI, and a second bandwidth in response to no detection of the blocker signal by the RSSI. 3. The receiver of claim 1 wherein said RSSI detects the blocker signal if the blocker signal is detected as having a strength greater than a predefined threshold value, and wherein said RSSI does not detect the blocker signal if the blocker signal is not detected as having a strength greater than the predefined threshold value 4. The receiver of claim 1 wherein said receiver is a wireless receiver. 5. The receiver of claim 1 wherein the bandwidth of the control loop is varied by varying a current supplied to a charge pump disposed in the control loop. 6. The receiver of claim 1 wherein said control loop is selected from a group consisting of a phased-locked loop and a delay-locked loop. 7. A method of controlling a bandwidth of a control loop, the method comprising:

setting a feedback signal to a first state if the received signal is detected as having a strength greater than a first predefined threshold value;

setting the feedback signal to a second state if the received signal is detected as not having a strength greater than the first predefined threshold value; and

varying a bandwidth of a control loop in response to the feedback signal. 8. The method of claim 7 further comprising:

using an output signal of the control loop to control a conversion frequency of the received signal.

9. The method of claim 8 further comprising:

filtering the frequency converted signal. 10. The method of claim 8 wherein said control loop is a phase-locked loop. 1 1. The method of claim 8 wherein said received signal is received wirelessly. 12. The method of claim 8 further comprising:

varying a bandwidth of a control loop in response to the feedback signal by varying a current supplied to the control loop.

Description:
DYNAMIC BANDWIDTH CONTROL SCHEME OF A FRAC-N PLL IN

A RECEIVER

CROSS-REFERENCES TO RELATED APPLICATIONS

[0001] The present application claims benefit under 35 USC 119(e) of U.S. provisional application number 61/260,312, filed November 1 1 , 2009, entitled "Dynamic Bandwidth Control Scheme Of A Frac-N PLL In A Receiver," the content of which is incorporated herein by reference in its entirety.

BACKGROUND OF THE INVENTION

[0002] The present invention relates to communication systems, and more particularly to minimizing the effect of blocker signals in such systems.

[0003] Controlling the bandwidth of a PLL in conventional systems is often achieved by ensuring that the PLL has acceptable in-band as well as out-of-band phase/noise performance characteristics. Such a PLL typically consumes a relatively large semiconductor area and/or power.

BRIEF SUMMARY OF THE INVENTION

[0004] A receiver, in accordance with one embodiment of the present invention, includes, in part, a mixer, a filter, a received signal strength indicator, and a control loop. The mixer is adapted to convert the frequency of a received signal. The filter is adapted to filter out undesired noise that may be present in the output signal of the mixer. The received signal strength indicator is adapted to detect blocker (also known as jammer) signals that may be present in the output signal of the low-pass filter and to generate a feedback signal in response. The control loop is adapted to vary its bandwidth in response to an output signal of the received signal strength indicator. The control loop supplies an oscillating signal to the mixer.

[0005] In one embodiment, the control loop is adapted to have a first bandwidth in response to detection of the blocker, and a second bandwidth in response to absence of detection of the blocker signal. In one embodiment, the received signal strength indicator detects the blocker signal if the blocker signal is detected as having a st

value. The received signal strength indicator does not detect the blocker signal if the blocker signal is not detected as having a strength greater than the predefined threshold value. In one embodiment, the receiver is a wireless receiver. In one embodiment, the bandwidth of the control loop is varied by varying a current supplied to the control loop. In one embodiment, the control loop is a phase-locked loop. In another embodiment, the control is a delay-locked loop. In yet another embodiment, the control loop is a frequency-locked loop.

[0006] A method of controlling the bandwidth of a control loop, in accordance with one embodiment of the present invention, includes in part, setting a feedback signal to a first state if the received signal is detected as having a strength greater than a first predefined threshold value, setting the feedback signal to a second state if the received signal is detected as not having a strength greater than the first predefined threshold value, and varying the bandwidth of the control loop in response to the feedback signal.

[0007] In one embodiment, the method further includes, in part, using an output signal of the control loop to control a conversion frequency of the received signal. In one embodiment, the method further includes filtering the frequency converted signal. In one embodiment, the control loop is a phase-locked loop, a delay-locked loop, or a frequency-locked loop. In one embodiment, the signal is received wirelessly. In one embodiment, the bandwidth of the control loop is varied by varying a current supplied to the control loop.

BRIEF DESCRIPTION OF THE DRAWINGS

[0008] Figure 1 is a block diagram of a receiver adapted to dynamically control the bandwidth of the phase-locked loop disposed therein, in accordance with one embodiment of the present invention. [0009] Figure 2 shows plots of exemplary noise characteristic and bandwidth of a phase- locked loop in response to presence or absence of blocker signal, in accordance with one embodiment of the present invention.

[0010] Figure 3 is an exemplary block diagram of a phase-locked loop whose bandwidth is dynamically controlled, in accordance with one embodiment of the present invention. DETAILED DESCRIPTION C

[0011] Figure 1 is a block diagram of a receiver 100 adapted to dynamically control the bandwidth of the phase-locked loop (PLL) disposed therein so as to minimize the out-of-band phase noise of the local oscillator (LO) signal generated by the PLL, in accordance with one embodiment of the present invention. Receiver 100 is shown as including, in part, a low- noise amplifier 102, a mixer 104, a low-pass filter 106, a received signal strength indicator (RSSI) 108, and a Frac-N PLL 1 10. Although the following description of the embodiments of the present invention are described with respect to a phase-locked loop, it is understood that the embodiment of the present invention are applicable to any other control loop disposed in a receiver, such as a delay-locked loop, frequency- locked loop, and the like.

[0012] Low-noise amplifier (LNA) 102 amplifies the incoming signal it receives from antenna 150 and supplies the amplified signal to mixer 104, which in response, converts the frequency of the signal it receives. Low-pass filter 106 is adapted to filter out undesired signals that may be present in the output signal of mixer 104. RSSI 108 is adapted to detect blocker (also known as jammer) signals that may be present in the output signal of low-pass filter 106 and supply a signal to frac-N PLL 1 10 accordingly. In response, frac-N PLL (alternatively referred to herein as PLL) 1 10 provides a local oscillator (LO) signal to mixer 104 which mixer 104 uses to convert the frequency of the signal it receives from LNA 102. As described further below, in accordance with embodiments of the present invention, the bandwidth of PLL 110 is dynamically controlled in response to the output signal of RSSI 108.

[0013] During operation, RSSI 108 monitors the strength of any blocker signal that may present in the output signal of low-pass filter 106. If the blocker signal detected by RSSI 108 has a strength greater than a predefined threshold value, the output signal P of RSSI 100 is set to a first logic level (e.g., low logic level). Conversely, if the blocker signal detected by RSSI 108 has a strength smaller than or equal to a predefined threshold value, the output signal P of RSSI 100 is set to a second, complementary logic level (e.g., high logic level). Signal P is a feedback signal that is used to control the bandwidth of PLL 1 10. In response to the first logic level of signal P, i.e., in response to detecting that the blocker signal has a value higher than the predefined threshold value, PLL 1 10's bandwidth is reduced so as to minimize the out-of- band noise of the LO signal supplied by PLL 1 10 to mixer 104. In response to the second logic level of signal P, i.e., in response to detecting that the blocker signal has a value lower than or equal to the predefined threshold value, which in turn indicates that the desired signal has a sufficiently strong value relative to the blocker signal, PLL 1 10's bandwidth is increased, thereby causing a decrease in the in-band

1 10 to mixer 104.

[0014] Plot 210 of Figure 2 shows an exemplary noise characteristic of PLL 110 when no blocker signal has been detected by RSSI 108, thereby causing the PLL to have a wider bandwidth. Plot 220 of Figure 2 shows the noise characteristic of PLL 1 10 when RSSI 108 detects a blocker signal, thereby causing the PLL to have a narrower bandwidth.

[0015] Figure 3 is a block diagram of an exemplary embodiment of PLL 1 10. PLL 1 10 is shown as including a phase/frequency detector 170, a charge pump 172, a low-pass filter 174, a voltage controlled oscillator (VCO) 178, and a divider 178. Signal P generated by RSSI 108 (see Figure 1) is shown as being applied to charge pump 172 to control the amount of current that charge pump 172 supplies. When a blocker signal is detected and signal P is placed in the first logic state, a first current level Ii is supplied to charge pump 170. When a blocker signal is not detected and signal P is placed in the second logic state, a second current level defined by the sum of currents l \ and I 2 is supplied to charge pimp 170. To achieve this, switch S is closed in response to the second logic state of signal P to enable current I 2 to also be supplied to the charge pump. Accordingly, PLL 1 10 is programmable to have two bandwidths. When a blocker signal is not detected, both currents Ii and I 2 are delivered to charge pump 172, thereby causing PLL 1 10 to have a relatively higher bandwidth, as shown, for example, in plot 220 of Figure 2. When a blocker signal is detected, only currents Ii is delivered to charge pump 172, thereby causing PLL 110 to have a relatively lower bandwidth, as shown, for example, in plot 210 of Figure 2.

[0016] In accordance with embodiments of the present invention and as described above, the dynamic control of the PLL bandwidth meets the signal-to-noise ratio (SNR) of the receiver when the desired signal is strong and no blocker signal is detected, and further when an enhanced total phase noise from the local oscillator is required. Furthermore, the dynamic control of the PLL achieves low out-of-band phase noise requirement when a blocker signal is detected. The dynamic control of the PLL also relaxes the PLL design constraints.

[0017] The above embodiments of the present invention are illustrative and not limitative. Various alternatives and equivalents are possible. Other additions, subtractions or

modifications are obvious in view of the present invention and are intended to fall within the scope of the appended claims.