Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
【発明の名称】半導体記憶装置
Document Type and Number:
Japanese Patent JP2838425
Kind Code:
B2
Abstract:
Disclosed is a semiconductor memory device including a normal memory array and preliminary memory array enabling a mutual data transfer. Word lines in the normal memory array and those in the preliminary memory array are controlled by separate row decoders and separate word drivers. Bit lines and sense amplifiers are provided commonly to the normal memory array and the preliminary memory array. When test data is written in a predetermined pattern into the normal memory array, data corresponding to the predetermined pattern is written in advance for each memory cell in the preliminary memory array. Then, after the row decoder and word driver for the preliminary memory array are enabled so that the word lines in the preliminary memory array are activated, the row decoder and word driver for the normal memory array are enabled so that the word lines in the preliminary memory array are activated. Thus, data signals read from memory cells of one row in the normal memory array are simultaneously amplified by the sense amplifiers via the bit lines and then transferred via the bit lines to memory cells of one row in the preliminary memory array. In this result, the test data are written at one time into the memory cells of one row in the normal memory array.

Inventors:
KIKUTA SHIGERU
Application Number:
JP228690A
Publication Date:
December 16, 1998
Filing Date:
January 08, 1990
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
MITSUBISHI DENKI KK
International Classes:
G11C29/00; G01R31/28; G11C11/401; G11C29/10; G11C29/24; G11C29/34; H01L27/10; (IPC1-7): G11C29/00; G01R31/28; G11C11/401; H01L27/10
Domestic Patent References:
JP3144991A
Attorney, Agent or Firm:
Fukami Hisaro (3 outside)