Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
デジタルアナログ変換回路およびこれを搭載した表示装置
Document Type and Number:
Japanese Patent JP4742401
Kind Code:
B2
Abstract:
In a reference-voltage-selection-type D/A converter, the channel widths of transistors of MOS switches of gradation selecting units are weighted depending on the selected gradation. Specifically, the channel width of the MOS switches Qn11, Qn12 is represented by W0, the channel width of the MOS switches Qn13, Qp11 is represented by W1, the channel width of the MOS switches Qp12, Qn14 is represented by W2, and the channel width of the MOS switches Qp13, Qp14 is represented by W3. The channel width W3 is set to a size corresponding to the maximum capacitance of a column line, and the other channel widths W0, W1, W2 are set to satisfy the relationship: W0

Inventors:
Yoshitoshi Kida
Yoshiharu Nakajima
Toshikazu Maekawa
Application Number:
JP2000096964A
Publication Date:
August 10, 2011
Filing Date:
March 31, 2000
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
ソニー株式会社
International Classes:
G02F1/133; G09G3/20; G09G3/30; G09G3/36; H03M1/74; H03M1/76
Domestic Patent References:
JP1157127A
JP2000020029A
JP4358418A
JP4043320A
JP6208337A
JP6303141A
JP11338440A
Attorney, Agent or Firm:
Koichi Mori
Masaaki Yoshii
Takahisa Yamamoto