Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
CLOCK SIGNAL REPRODUCTION PHASE LOCKED LOOP CIRCUIT
Document Type and Number:
Japanese Patent JP2004158154
Kind Code:
A
Abstract:

To provide a clock signal reproduction PLL circuit which operates with high stability and is capable of reproducing a clock signal with high accuracy in the clock signal reproduction PLL circuit for reproducing the clock signal from a signal read and generated from a recording medium.

A correction means is arranged for correcting a clock signal outputted based on the reproduced clock signal. Especially, the correction means is constituted of a clock signal measurement means for measuring the frequency of the outputted clock signal, a comparison and discrimination means for performing comparison and discrimination between a measurement result by this clock signal measurement means and a predetermined management range, and an output control means for outputting a preset clock signal as a clock signal based on the result of the discrimination by this comparison and discrimination means. Further, the correction means is provided with an adjustment control signal generation means for outputting an adjustment control signal for adjusting an offset and/or a gain in the clock signal reproduction PLL circuit, and an adjustment means for making an adjustment according to this adjustment control signal.


Inventors:
UDO YUICHI
KUSANO TAIZO
HAYASHIDA KAZUHISA
FUJIMOTO YUKO
KURIYAMA HIROMI
YAMAGUCHI KAZUYUKI
INOUE YUKIO
OISHI TAKASHI
Application Number:
JP2002324931A
Publication Date:
June 03, 2004
Filing Date:
November 08, 2002
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
SONY CORP
International Classes:
G11B20/14; G11B20/10; H03L7/093; H03L7/14; (IPC1-7): G11B20/14; G11B20/10; H03L7/093; H03L7/14
Attorney, Agent or Firm:
Mihiro Uchino
Kenichiro Matsuo