Title:
デジタルPLL装置
Document Type and Number:
Japanese Patent JP4228518
Kind Code:
B2
Abstract:
A digital PLL device in accordance with the present invention comprises a selector for selecting one of a first synchronous timing signal and a second synchronous timing signal, and a comparator for outputting a phase correction value corresponding to phase difference between the synchronous timing signal selected by the selector and an internal synchronous timing signal. The digital PLL device stores the phase correction value from the comparator at a stable operation. The digital PLL device also performs a hold over operation accompanied by high accurate phase correction based on the phase correction value, since a fault occurs in the first synchronous timing signal until the timing signal is switched to the second synchronous timing signal.
Inventors:
Yoshikazu Fukuhara
Application Number:
JP2000173162A
Publication Date:
February 25, 2009
Filing Date:
June 09, 2000
Export Citation:
Assignee:
Panasonic Corporation
International Classes:
H03L7/14; H03L7/06; H03L7/08; H03L7/081; H03L7/10; H04J3/06; H04L7/033; H03L7/18
Domestic Patent References:
JP5110422A | ||||
JP8228149A | ||||
JP2000031952A | ||||
JP4077140A | ||||
JP4113718A | ||||
JP2206916A | ||||
JP9008653A |
Attorney, Agent or Firm:
Fumio Iwahashi
Hiroki Naito
Daisuke Nagano
Hiroki Naito
Daisuke Nagano