Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
CMUT TRANSDUCER
Document Type and Number:
WIPO Patent Application WO/2021/038300
Kind Code:
A1
Abstract:
The present disclosure relates to a CMUT transducer (200) comprising: a substrate (101) coated with a dielectric layer (103); a cavity (105) formed in the dielectric layer (103); a conductive or semiconductor membrane (107) suspended above the cavity (105); and a dielectric coating (104) arranged on an upper surface of the substrate (101) at the bottom of the cavity or on a lower surface of the membrane at the top of the cavity and extending, in top view, on the most part of the surface of the cavity (105), wherein the dielectric coating (104) is structured opposite the cavity (105).

Inventors:
GROSS DOMINIQUE (FR)
MEYNIER CYRIL (FR)
SENEGOND NICOLAS (FR)
Application Number:
PCT/IB2020/000732
Publication Date:
March 04, 2021
Filing Date:
August 25, 2020
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
VERMON SA (FR)
International Classes:
B06B1/02
Foreign References:
US20140236018A12014-08-21
US20140239769A12014-08-28
US20070180916A12007-08-09
US9351706B22016-05-31
Attorney, Agent or Firm:
CABINET BEAUMONT (FR)
Download PDF:
Claims:
CLAIMS

1.A CMUT transducer (200; 400; 500) comprising:

- a substrate (101) coated with a dielectric layer (103);

- a cavity (105) formed in the dielectric layer (103);

- a conductive or semiconductor membrane (107) suspended above the cavity (105); and

- a dielectric coating (104) arranged on an upper surface of the substrate (101) at the bottom of the cavity or on a lower surface of the membrane at the top of the cavity and extending, in top view, on the most part of the surface of the cavity (105), wherein the dielectric coating (104) is structured opposite the cavity (105).

2. The transducer (200) according to claim 1, wherein the dielectric coating (104) comprises a first portion (204a) having a first thickness (tl) opposite a peripheral portion of the cavity (105), and a second portion (204b) having a second thickness (t2) greater than the first thickness (tl) opposite a central portion of the cavity (105).

3. The transducer according to claim 2, wherein the dielectric coating (104) further comprises, between the first and second portions, at least one third portion having an intermediate thickness between the first and second thicknesses.

4. The transducer (400) according to claim 1, wherein the dielectric coating (104) comprises a first portion (404a) having a first thickness (t3) opposite a peripheral portion of the cavity (105), and a second portion (404b) having a second thickness (t2) smaller than the first thickness (t3) opposite a central portion of the cavity (105).

5. The transducer according to claim 4, wherein the dielectric coating (104) further comprises, between the first and second portions, at least one third portion having an intermediate thickness between the first and second thicknesses.

6. The transducer (500) according to claim 1, wherein the dielectric coating (104) comprises a first portion (504a) having a first thickness (tl) opposite a peripheral portion of the cavity (105), a second portion (504c) having a second thickness (t2) greater than the first thickness (tl) opposite a central portion of the cavity (105), and a third portion (504b) having a third thickness (t3) greater than the second thickness (t2) between the first (504a) and second (504c) portions.

7. The transducer (200) according to any of claims 1 to 6, wherein the dielectric coating (104) is interrupted opposite a peripheral region of the cavity (105).

8. The transducer (200; 400; 500) according to any of claims 1 to 7, wherein the substrate (101) is made of silicon.

9. The transducer (200; 400; 500) according to any of claims 1 to 8, wherein the dielectric layer (103) is made of silicon oxide.

10. The transducer (200; 400; 500) according to any of claims 1 to 9, wherein the membrane (107) is made of silicon.

11. The transducer (200; 400; 500) according to any of claims 1 to 10, wherein the dielectric coating (104) is made of silicon oxide.

12. A method of manufacturing the CMUT transducer according to any of claims 1 to 11, comprising the successive steps of: a) forming the dielectric layer (103) on the upper surface of the substrate (101); b) forming the cavity (105) on the upper surface side of the dielectric layer (103); and c) transferring the membrane (107) onto the upper surface of the dielectric layer (103), above the cavity (105).

13. The method according to claim 12, wherein step b) comprises a plurality of successive steps of etching at different depths and with different etch masks, to form the different thickness levels of the dielectric coating (104).

Description:
DESCRIPTION

CMUT transducer

Technical background

[0001] The present disclosure generally relates to the field of ultrasound transducers and, more particularly, to that of capacitive micromachined ultrasonic transducers, also called CMUT transducers.

Prior art

[0002] Conventionally, a CMUT transducer comprises a flexible membrane suspended above a cavity, a first electrode, called lower electrode, located on the side of the cavity opposite to the membrane, and a second electrode, called upper electrode, located on the side of the cavity opposite to the first electrode and rigidly attached to the flexible membrane. When an appropriate excitation voltage is applied between the lower and upper electrodes of the transducer, the flexible membrane starts vibrating under the effect of the electrostatic force applied between the lower and upper electrodes, and emits an ultrasound acoustic wave. Conversely, when the transducer receives an acoustic wave in a given frequency range, the flexible membrane starts vibrating, which results in the appearing of an alternative voltage between the lower and upper electrodes of the transducer under the effect of the capacitance variation between the electrodes (when a DC bias is applied between the lower and upper electrodes).

[0003] A CMUT transducer is conventionally coupled to an electronic control circuit configured to, during a transmission phase, apply an excitation voltage between the transducer electrodes, to cause the transmission of an ultrasound wave by the transducer and, during a reception phase, read the voltage generated between the lower and upper electrodes of the transducer under the effect of the received ultrasound wave.

[0004] It would be desirable to have a CMUT transducer structure overcoming all or part of the disadvantages of known CMUT transducer structures.

Summary

[0005] To achieve this, an embodiment provides a CMUT transducer comprising:

- a substrate coated with a dielectric layer;

- a cavity formed in the dielectric layer;

- a conductive or semiconductor membrane suspended above the cavity; and

- a dielectric coating arranged on an upper surface of the substrate at the bottom of the cavity or on a lower surface of the membrane at the top of the cavity and extending, in top view, on the most part of the surface of the cavity, wherein the dielectric coating is structured opposite the cavity.

[0006] According to an embodiment, the dielectric coating comprises a first portion having a first thickness opposite a peripheral portion of the cavity, and a second portion having a second thickness greater than the first thickness opposite a central portion of the cavity.

[0007] According to an embodiment, the dielectric coating further comprises, between the first and second portions, at least one third portion having an intermediate thickness between the first and second thicknesses.

[0008] According to an embodiment, the dielectric coating comprises a first portion having a first thickness opposite a peripheral portion of the cavity, and a second portion having a second thickness smaller than the first thickness opposite a central portion of the cavity.

[0009] T According to an embodiment, the dielectric coating further comprises, between the first and second portions, at least one third portion having an intermediate thickness between the first and second thicknesses.

[0010] According to an embodiment, the dielectric coating comprises a first portion having a first thickness opposite a peripheral portion of the cavity, a second portion having a second thickness greater than the first thickness opposite a central portion of the cavity, and a third portion having a third thickness greater than the second thickness between the first and second portions.

[0011] According to an embodiment, the dielectric coating is interrupted opposite a peripheral region of the cavity.

[0012] According to an embodiment, the substrate is made of silicon .

[0013] According to an embodiment, the dielectric layer is made of silicon oxide.

[0014] According to an embodiment, the membrane is made of silicon .

[0015] According to an embodiment, the dielectric coating is made of silicon oxide.

[0016] An embodiment provides a method of manufacturing the CMUT transducer, comprising the successive steps of: a) forming the dielectric layer on the upper surface of the substrate; b) forming the cavity on the upper surface side of the dielectric layer; and c) transferring the membrane onto the upper surface of the dielectric layer, above the cavity. [0017] According to an embodiment, step b) comprises a plurality of successive steps of etching at different depths and with different etch masks, to form the different thickness levels of the dielectric coating.

Brief description of the drawings

[0018] The foregoing features and advantages, as well as others, will be described in detail in the following description of specific embodiments given by way of illustration and not limitation with reference to the accompanying drawings, in which:

[0019] Figure 1 is a cross-section view schematically showing an example of a CMUT transducer;

[0020] Figures 2A and 2B respectively are a simplified cross- section view and a simplified top view schematically showing an embodiment of a CMUT transducer;

[0021] Figure 3 is a cross-section view schematically showing another embodiment of a CMUT transducer;

[0022] Figures 4A and 4B respectively are a cross-section view and a top view schematically showing another embodiment of a CMUT transducer; and

[0023] Figure 5 is a cross-section view schematically showing another embodiment of a CMUT transducer.

Description of the embodiments

[0024] Like features have been designated by like references in the various figures. In particular, the structural and/or functional features that are common among the various embodiments may have the same references and may dispose identical structural, dimensional and material properties.

[0025] For the sake of clarity, only the steps and elements that are useful for an understanding of the embodiments described herein have been illustrated and described in detail. In particular, the various possible applications of the described transducers have not been detailed, the described embodiments being compatible with usual applications of ultrasound transducers, particularly in ultrasound imaging devices. Further, the circuits for controlling the described transducers have not been detailed, the described embodiments being compatible with all or most known CMUT transducer control circuits.

[0026] Unless indicated otherwise, when reference is made to two elements connected together, this signifies a direct connection without any intermediate elements other than conductors, and when reference is made to two elements coupled together, this signifies that these two elements can be connected or they can be coupled via one or more other elements.

[0027] In the following disclosure, unless indicated otherwise, when reference is made to absolute positional qualifiers, such as the terms "front", "back", "top", "bottom", "left", "right", etc., or to relative positional qualifiers, such as the terms "above", "below", "higher", "lower", etc., or to qualifiers of orientation, such as "horizontal", "vertical", etc., reference is made to the orientation shown in the figures.

[0028] Unless specified otherwise, the expressions "around", "approximately", "substantially" and "in the order of" signify within 10%, and preferably within 5%.

[0029] Figure 1 is a cross-section view schematically showing an example of a CMUT transducer 100.

[0030] Transducer 100 comprises a doped semiconductor layer 101, for example, made of silicon, defining a lower electrode El of the transducer. [0031] Semiconductor layer 101 is coated, on its upper surface side, with a rigid support layer 103 made of a dielectric material, for example, silicon oxide. In the shown example, layer 103 is in contact, by its lower surface, with the upper surface of semiconductor layer 101.

[0032] Transducer 100 further comprises a cavity 105 formed in layer 103. Cavity 105 extends vertically from the upper surface of layer 103, towards its lower surface. In the shown example, cavity 105 is non-through, that is, it does not emerge on the lower surface side of layer 103. In other words, a dielectric coating 104, formed by a lower portion of the thickness of layer 103, extends on the upper surface of electrode 101 at the bottom of cavity 101.

[0033] Transducer 100 further comprises a flexible membrane 107 suspended above cavity 105. In this example, membrane 107 is made of a semiconductor material, for example, of silicon. Membrane 107 extends above cavity 105 and is attached, at the periphery of cavity 105, by its lower surface, to the upper surface of dielectric layer 103. As an example, the lower surface of membrane 107 is directly in contact with the upper surface of dielectric layer 103 at the periphery of cavity 105.

[0034] Transducer 100 further comprises, above membrane 107, a conductive layer 109, for example, a metal layer. Conductive layer 109 for example extends over substantially the entire upper surface of membrane 107. In the shown example, conductive layer 109 is in contact, by its lower surface, with the upper surface of membrane 107. Conductive layer 109 and semiconductor membrane 107 define an upper electrode E2 of the transducer.

[0035] Transducer 100 may be coupled to an electronic control circuit CTRL, not detailed, connected to its lower and upper electrodes El and E2, configured to, during a transmission phase, apply an excitation voltage between electrodes El and E2 and, during a reception phase, read a voltage between electrodes El and E2. As an example, the control circuit may be configured to, during transmission and/or reception phases, apply a DC bias voltage between electrodes El and E2. During transmission phases, the control circuit further applies between electrodes El and E2 an AC excitation voltage superposed to the DC bias voltage, to cause a vibration of membrane 107 resulting in the transmission of an ultrasound acoustic wave. During reception phases, an AC voltage superposed to the DC bias voltage appears between electrodes El and E2 under the effect of the received acoustic wave. The AC voltage is read by the control circuit.

[0036] When the voltage applied between electrodes El and E2 of the transducer exceeds, in absolute value, a given threshold, called "collapse voltage", flexible membrane 107 is capable of coming into contact, by its lower surface, with the bottom of cavity 105, in a central region (in top view) of cavity 105. In this position, called collapsed, of the membrane, the dielectric coating 104 located at the bottom of cavity 105 enables to avoid a short-circuit between electrodes El and E2 of the transducer (via semiconductor membrane 107).

[0037] The structure of Figure 1 has certain limitations that it would be desirable to totally or partly overcome.

[0038] According to an aspect common to the embodiments described hereafter in relation with Figures 2A, 2B, 3, 4A, 4B, and 5, it is provided to structure the dielectric coating 104 extending on the upper surface of electrode El at the bottom of cavity 105, to overcome all or part of the limitations of the structure of Figure 1. [0039] A limitation of a CMUT transducer of the type described in relation with Figure 1 is its relatively low sensitivity. The sensitivity of a CMUT transducer of the type described in relation with Figure 1 is particularly linked to the ratio of the so-called active capacitance to the so-called parasitic capacitance, formed between electrodes El and E2 of the transducer. The capacitance formed between the portions of electrodes El and E2 located opposite a central portion of cavity 105, where the amplitude of the vertical displacements of the membrane is relatively large, is called active, since it actively takes part in the ultrasound transduction. The capacitance formed between the portions of electrodes El and E2 located opposite a peripheral portion of cavity 105, in the immediate vicinity of the cavity edges, where the amplitude of the vertical displacements of the membrane is zero or negligible, is called parasitic, since it does not or only slightly take part in the ultrasound transduction.

[0040] Figures 2A and 2B are respectively a cross-section view and a top view schematically showing an example of a CMUT transducer 200 according to an embodiment.

[0041] Transducer 200 has elements common with the transducer 100 of Figure 1. The common elements will not be detailed again. In the rest of the description, only the differences with respect to transducer 100 will be highlighted.

[0042] Transducer 200 differs from the transducer 100 of Figure 1 mainly in that, in transducer 200, the dielectric coating 104 arranged on the upper surface of substrate 101 at the bottom of cavity 105 is structured, that is, it does not extend with a uniform thickness all over the lower surface of cavity 105.

[0043] More particularly, in this example, coating 104 comprises a portion 204a having thickness tl, extending, in top view, opposite a peripheral portion of cavity 105, and a portion 204b having a thickness t2 greater than tl, extending, in top view, opposite a central portion of cavity 105. As an example, in top view, portion 204a has the shape of a ring in contact, by its outer edge, with the edge of cavity 105, for example, all along the periphery of cavity 105. Portion 204b for example has the shape of a solid plate extending opposite the entire remaining surface of cavity 105. As a non-limiting example, cavity 105 has, in top view, a rectangular shape, for example, a square shape, and the portion 204a of dielectric coating 104 has the shape of a rectangular ring of substantially uniform width in contact, by its outer edge, with the edge of cavity 105, all along the periphery of cavity 105. In the shown example, thickness tl of dielectric coating 104 is substantially constant all along the peripheral portion 204a of coating 104, and thickness t2 of coating 104 is substantially constant all over the central portion 204b of coating 104.

[0044] Substrate 101 is preferably heavily doped, for example, with a doping level in the range from 10 13 to 10 18 atoms/cm 3 . Layer 103 for example has a thickness in the range from 10 nm to 5 pm, for example in the order of 0.5 ym. The lateral dimensions of cavity 105 are for example in the range from 5 ym to 500 ym. The thickness tl of dielectric coating 104 in its peripheral portion 204a is for example at least 10 nm smaller that the thickness t2 of coating 104 in its central portion 204b. As an example, the thickness tl of dielectric coating 104 in its peripheral portion 204a is at least twice smaller than the thickness t2 of coating 104 in its central portion 204b. As an example, thickness tl is in the range from 10 nm to 300 nm and thickness t2 is in the range from 100 nm to 500 nm. The thickness of semiconductor membrane 107 is for example in the range from 10 nm to 10 ym. Semiconductor membrane 107 may be doped or undoped. For example, semiconductor membrane 107 has a doping level lighter than that of substrate 101, for example, a doping level in the range from 0 to 10 18 atoms/cm 3 . Although this is not shown in Figures 2A and 2B, similarly to what has been described in the example of Figure 1, a metal layer may be arranged on top of and in contact with the upper surface of membrane 107 to increase the electric conductivity of the upper electrode E2 of the transducer.

[0045] For more clarity, the upper electrode E2 of transducer 200 has not been shown in the top view of Figure 2B.

[0046] In transducer 200, the distance between the upper surface of electrode El and the lower surface of electrode E2 opposite cavity 105 corresponds to the sum of the depth (vertical dimension in the orientation of Figure 2A) of cavity 105 and of the thickness (vertical dimension in the orientation of Figure 2A) of dielectric coating 104.

[0047] The dielectric permittivity of the insulating material forming coating 104 being greater than the permittivity of vacuum or of the air filling cavity 105, the structuring of dielectric coating 104 at the bottom of cavity 105 results, with respect to the transducer 100 of Figure 1, in a relative decrease in the capacitance formed between the portions of electrodes El and E2 located opposite the peripheral portion 204a of coating 104, corresponding to a parasitic capacitance of the transducer, and/or in a relative increase in the capacitance formed between the portions of electrodes El and E2 located opposite the central portion 204b of coating 104, corresponding to the active capacitance of the transducer.

[0048] This results in an increase in the ratio of the active capacitance to the parasitic capacitance of the transducer, and thus in an increase in the sensitivity of the transducer with respect to the structure of Figure 1.

[0049] It should be noted that in the example of Figures 2A and 2B, dielectric coating 104 only has two thickness levels tl and t2. As a variation, a number of thickness levels greater than 2 may be provided, the thickness of dielectric coating 104 being then decreased gradually or in stepped fashion as the distance to the central portion of cavity 105 increases.

[0050] Figure 3 is a cross-section view schematically showing an alternative embodiment of the transducer 200 described in relation with Figures 2A and 2B.

[0051] The variant of Figure 3 differs from the example of

Figures 2A and 2B in that, in this variant, the peripheral portion 204a of dielectric coating 104 is totally removed, that is, its thickness tl is zero. In other words, in this variant, the upper surface of substrate 101 is directly exposed at the bottom of a peripheral portion of cavity 105. This enables to still further decrease the parasitic capacitance formed between the portions of electrodes El and E2 opposite the peripheral portion of cavity 105 opposite the active capacitance formed between the portions of electrodes El and E2 as compared to the central portion of cavity 105.

[0052] The variant of Figure 3 further enables to overcome another limitation of the structure of Figure 1, that is, a lifetime limitation linked to phenomena of injection of parasitic electric charges into dielectric coating 104 at the bottom of cavity 105.

[0053] After a period of use of the transducer of Figure 1, it can be observed that electric charges are trapped in dielectric coating 104 at the bottom of cavity 105. Such charges may induce a modification of the bias voltages required to drive the transducer. Under certain conditions, the charges may result in causing a breakdown of dielectric layer 104 at the bottom of cavity 105.

[0054] A first cause of injection of parasitic charges into the dielectric coating 104 of the transducer of Figure 1 is that, in the collapsed position of membrane 107, a strong electric field is generated in the portion of dielectric coating 104 in contact with membrane 107 at the bottom of cavity 105. This may cause a transfer of electric charges from membrane 107 or from substrate 101 to dielectric coating 104.

[0055] Such a first cause of charge injection is also present in the transducer 200 of Figure 3.

[0056] A second cause of injection of parasitic charges into the dielectric coating 104 of the transducer of Figure 1 is linked to the fact that electrodes El and E2 are directly in contact respectively with the upper surface and with the lower surface of the dielectric walls supporting semiconductor membrane 107, formed by the portions of dielectric layer 103 laterally surrounding cavity 105. As a result, parasitic electric charges are injected into dielectric layer 103 at the periphery of cavity 105. Such parasitic charges normally have no incidence upon the operation of the transducer. However, in practice, it can be observed that over time, part of these charges migrates by diffusion into dielectric coating 104 at the bottom of cavity 105. This causes a decrease in the transducer lifetime, and this, even if it is ascertained never to place membrane 107 in collapsed position.

[0057] Such a second cause of charge injection is suppressed in the structure of Figure 3, due to the physical discontinuity between the peripheral dielectric walls of support of membrane 107 and dielectric coating 104. This enables to increase the transducer lifetime as compared with the structure of Figure 1.

[0058] It should be noted that the variant of Figure 3 and the variant of Figures 2A and 2B may be combined. Thus, an interruption of dielectric coating 104 may be provided in the vicinity of the edge of cavity 105, as described in relation with Figure 3, followed by a gradual or stepped increase of the thickness of dielectric coating 104 as the distance to the cavity edge increases, as described in relation with Figures 2A and 2B.

[0059] Figures 4A and 4B respectively are a cross-section view and a top view schematically showing another example of a CMUT transducer 400 according to an embodiment.

[0060] Transducer 400 has elements common with the transducer 100 of Figure 1 and with the transducer 200 of Figures 2A and 2B. Such common elements will not be detailed again. In the rest of the description, only the differences with respect to transducers 100 and 200 will be highlighted.

[0061] The transducer 400 of Figures 4A and 4B differs from the transducer 100 of Figure 1 mainly in that, in transducer 400, the dielectric coating 104 arranged on the upper surface of substrate 101 at the bottom of cavity 105 is structured, that is, it does not extend with a uniform thickness over the entire lower surface of cavity 105.

[0062] Unlike the transducer 200 of Figures 2A and 2B, in transducer 400, coating 104 comprises a portion 404a having a thickness t3, extending, in top view, opposite a peripheral portion of cavity 105, and a portion 404b having a thickness t2 smaller than t3 extending, in top view, opposite a central portion of cavity 105. As an example, in top view, portion 404a has the shape of a ring in contact, by its outer edge, with the edge of cavity 105, for example, all along the periphery of cavity 105. Portion 404b for example has the shape of a full plate extending opposite the entire remaining surface of cavity 105. As a non-limiting example, cavity 105 has, in top view, a rectangular shape, for example, a square shape, and the central portion 404b of dielectric coating 104 has the shape of a disk centered on the center of cavity 105.

[0063] The thickness t3 of dielectric coating 104 in its peripheral portion 404a is for example at least 10 nm greater that the thickness t2 of coating 104 in its central portion 404b. As an example, the thickness tl of dielectric coating 104 in its peripheral portion 404a is at least twice greater than the thickness t2 of coating 104 in its central portion 404b. As an example, thickness t3 is in the range from 200 nm to 5 ym, for example in the range from 200 to 3000 nm, and thickness t2 is in the range from 100 to 500 nm.

[0064] In transducer 400, for a given bias voltage, due to the greater thickness of the peripheral portion 404a of dielectric coating 104, the electrostatic force exerted on the peripheral portion of membrane 107 is greater than the electrostatic force that would be exerted on this same peripheral portion in a transducer of the type described in relation with figure 1 (considering a dielectric layer 104 having a uniform thickness t2) This here again results from fact that the dielectric permittivity of the material forming coating 104 is greater than the dielectric permittivity of vacuum or of the air filling cavity 105. Thus, for a given distance between electrodes El and E2 and for a given voltage applied between electrodes El and E2, the electrostatic force exerted by electrode El on electrode E2 is all the greater as the thickness of dielectric coating 104 is large. This enables to increase the amplitude of the vertical motions of the membrane opposite the peripheral portion of the membrane, where displacements are mechanically limited due to the proximity of the peripheral area of attachment of the membrane to the upper surface of dielectric layer 103, without increasing the amplitude of the displacements in the central portion of the membrane, which would risk causing the collapsing of the membrane. Thus, the structuring of dielectric layer 104 enables to adjust the surface distribution of the electrostatic force to maximize the average amplitude of the displacements of the membrane, before the collapsing of the membrane. Further, the structuring of dielectric layer 104 enables to decrease the voltage necessary to place the membrane in collapsed position. This here again enables to increase the sensitivity with respect to the transducer of Figure 1.

[0065] It should be noted that in the example of Figures 4A and 4B, dielectric coating 104 only has two thickness levels t3 and t2. As a variation, a number of levels greater than 2 may be provided, the thickness of dielectric coating 104 then being decreased gradually or in stepped fashion as the distance to the central portion of cavity 105 decreases .

[0066] The embodiment of Figures 2A, 2B, and 3 on the one hand (relative decrease of the thickness of dielectric coating 104 in the vicinity of the edges of cavity 105), and the embodiment of Figures 4A and 4B on the other hand (relative increase of the thickness of dielectric coating 104 in the vicinity of the edges of cavity 105) form alternative solutions to improve the sensitivity of a CMUT transducer. It will be within the abilities of those skilled in the art to select the solution best adapted according to the general configuration of the transducer and/or by routine tests or simulations.

[0067] As a variation, the two solutions may be combined to further increase the sensitivity of the transducer, as described in further detail hereafter in relation with Figure 5.

[0068] Figure 5 is a cross-section view schematically showing an example of a CMUT transducer 500 according to an embodiment .

[0069] Transducer 500 has elements common with the transducer 100 of Figure 1, with the transducer 200 of Figures 2A and 2B, and with the transducer 400 of Figures 4A and 4B. Such common elements will not be detailed again. In the rest of the description, only the differences with respect to transducers 100, 200, and 400 will be highlighted.

[0070] Here again, the transducer 500 of Figure 5 differs from the transducer 100 of Figure 1 mainly in that, in transducer 500, the dielectric coating 104 arranged on the upper surface of substrate 101 at the bottom of cavity 105 is structured, that is, it does not extend across a uniform thickness all over the lower surface of cavity 105.

[0071] In transducer 500, coating 104 comprises a portion 504a having a thickness tl extending, in top view, opposite a peripheral portion of cavity 105, a portion 504c having a thickness t2 greater than tl extending, in top view, opposite a central portion of cavity 105, and a portion 504b having a thickness t3 greater than t2 extending, in top view, between peripheral portion 504a and central portion 504c.

[0072] As an example, in top view, portion 504a has the shape of a ring in contact, by its outer edge, with the edge of cavity 105, for example, all along the periphery of cavity 105. Intermediate portion 504b for example has, in top view, the shape of a ring in contact, by its outer edge, with the inner edge of ring 504a, for example all along the length of the inner edge of ring 504a. Portion 504c for example has the shape of a solid plate extending opposite the entire remaining surface of cavity 105.

[0073] The structure of Figure 5 enables to combine the above-mentioned advantages of decrease of the parasitic capacitance formed between electrodes El and E2 in the vicinity of the edges of cavity 105, and of increase of the electrostatic force applied between electrodes El and E2 opposite a peripheral portion of cavity 105.

[0074] Similarly to what has been described hereabove for transducer 200, the peripheral portion 504a of dielectric coating 104 may comprise a plurality of levels of different thicknesses, smaller than thickness t2 of central portion 504c. The thickness of portion 504a then increases gradually or in stepped fashion as the distance to intermediate portion 504b decreases. Similarly, in the same way as described hereabove for transducer 400, the intermediate portion 504b of dielectric coating 104 may comprise a plurality of levels of different thicknesses, greater than thickness t2 of central portion 504c. The thickness of portion 504b then decreases gradually or in stepped fashion as the distance to central portion 504c decreases .

[0075] Further, the embodiment of Figure 5 may be combined with the variant of Figure 3. In other words, an interruption of dielectric coating 104 in the immediate vicinity of the edge of cavity 105, as described in relation with Figure 3, may be provided.

[0076] The manufacturing of a CMUT transducer of the type described hereabove in relation with Figures 2A, 2B, 3, 4A, 4B, and 5 may for example comprise the successive steps of: a) forming dielectric layer 103 on the upper surface of substrate 101; b) forming cavity 105 on the upper surface side of dielectric layer 103; and c) transferring membrane 107 onto the upper surface of dielectric layer 103 and above cavity 105.

[0077] At step a), dielectric layer 103 may be formed by oxidation of an upper portion of substrate 101, for example, according to a dry thermal oxidation method, or by deposition of a dielectric material on the upper surface of substrate 101.

[0078] At step b), cavity 105 may be formed by local etching from the upper surface of dielectric layer 103. To obtain the different thickness levels of dielectric coating 104 at the bottom of cavity 105, cavity 105 may be formed in a plurality of successive steps of etching at different depths, by using a plurality of different etch masks. As an example, the number of successive etch steps and the number of different masks used corresponds to the desired number of different thickness levels of dielectric coating 104 at the bottom of cavity 105.

[0079] At step c), semiconductor membrane 107 may be attached by direct bonding or molecular bonding of its lower surface to the upper surface of dielectric layer 103. As an example, membrane 107 may correspond to the upper semiconductor layer of a stack of SOI (semiconductor on insulator) type.

[0080] Various embodiments and variants have been described. Those skilled in the art will understand that certain features of these various embodiments and variants may be combined, and other variants will occur to those skilled in the art. In particular, the described embodiments are not limited to the examples of dimensions and of materials mentioned in the present disclosure.

[0081] Further, although a single CMUT transducer is shown in the drawings, in practice, a plurality of identical or similar transducers may be simultaneously monolithically formed on a same substrate.

[0082] Further, in the shown examples, each transducer comprises a single cavity 105 between its lower and upper electrodes El and E2. As a variation, in each transducer 101, cavity 105 may be divided into a plurality of elementary cavities, for example arranged, in top view, in an array of rows and columns, laterally separated from one another by lateral walls formed by non-etched portions of dielectric layer 103.

[0083] Furthermore, in the above described embodiments, as a variation, instead of being arranged on the upper surface of the substrate at the bottom of the cavity, the structured dielectric coating 104 may be arranged on a lower surface of the membrane 107 at the top of the cavity.

[0084] Furthermore, instead of being formed by the substrate 101 itself, the bottom electrode El may be formed by a conductive layer (not shown) located on the upper surface of the substrate 101, at the bottom side of the cavity.