Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
OPTICAL LOGIC DEVICE USING SATURABLE ABSORBER
Document Type and Number:
WIPO Patent Application WO/2009/015692
Kind Code:
A1
Abstract:
An optical logic device (1) comprising a first mirror (M1) confronting a second mirror (M2), a saturable absorber located between the mirrors and radiation which is output from the device is output via the first mirror (M1), and the reflectivity of the first mirror (M1) being such that, in use, for incident radiation which has an intensity which is above a particular value the intensity of exiting radiation is below a threshold and for incident radiation which has an intensity which is below the particular value the intensity of exiting radiation is above the threshold. The optical logic device is adapted to be used as a NAND gate and a NOR gate.

Inventors:
BOGONI ANTONELLA (IT)
POTI LUCA (IT)
PORZI CLAUDIO (IT)
Application Number:
PCT/EP2007/057922
Publication Date:
February 05, 2009
Filing Date:
July 31, 2007
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
ERICSSON TELEFON AB L M (SE)
International Classes:
G02F3/02; G02F1/35
Foreign References:
EP0460766A21991-12-11
GB2197495A1988-05-18
EP0460766A21991-12-11
GB2197495A1988-05-18
Attorney, Agent or Firm:
STASIEWSKI, Piotr (MaplewoodChineham Business Park, Basingstoke Hampshire RG24 8YB, GB)
Download PDF:
Claims:

CLAIMS

1. An optical logic device comprising a first mirror confronting a second mirror, a saturable absorber located between the mirrors and radiation which is output from the device is output via the first mirror, and the reflectivity of the first mirror being such that, in use, for incident radiation which has an intensity which is above a particular value the intensity of exiting radiation is below a threshold and for incident radiation which is below the particular value the intensity of exiting radiation is above the threshold.

2. A device as claimed in claim 1 in which the reflectivity of the first mirror is less than the reflectivity of the second mirror.

3. A device as claimed in claim 1 or claim 2 in which the reflectivity of the second mirror is substantially equal to 100%.

4. A device as claimed in any preceding claim which is adapted to be capable of being used as at least one of a NAND gate and a NOR gate.

5. A device as claimed in any preceding claim which is adapted to be used as a NAND gate and a NOR gate.

6. A device as claimed in claim 5 in which, at any particular time, NAND functionality or NOR functionality is respectively achieved by way of controlling the intensity of an input biasing control signal, the control signal being additional to at least two input binary signals.

7. A device as claimed in any preceding claim which is a Fabry Perot cavity arrangement.

8. A method of processing optical signals comprising inputting at least two binary signals and a biasing control signal to the device of claim 1 , the relative intensities of the signals being controlled such that the device is operable as a NAND gate or as a NOR gate.

Description:

OPTICAL LOGIC DEVICE USING SATURABLE ABSORBER

Background

Logical operations performed in the optical domain are required to enable ultra-fast all-optical signal processing (AOSP) for next generation all- optical networks. All-optical logic gates can be used to perform many functions for AOSP for packet-switched network applications. These functions include header recognition and/or modification, packet contention, data encoding, realization of half- and full-adders, etc. Semiconductor devices offer the advantage of compact size, low operating power, and relatively high speed. Up to now, a number of schemes have been proposed to implement different all-optical logical gates exploiting nonlinear effects in optical media. For instance, different logical operators have been implemented in the optical domain exploiting Semiconductor Optical Amplifiers (SOAs) [l]-[3]. Beside SOAs, passive devices are attractive since they are cheaper and do not usually need external circuitry for current sinking and thermal stabilization. Passive saturable absorbers (SAs) comprised of semiconductor multiple Quantum wells (MQWs) have been widely exploited to perform ultra-fast AND operation (see for instance [6]). Logical operations for AOSP in Microring Resonators (MRs) have been also theoretically [4] and experimentally investigated [5]. Implementation based on SOAs are usually power-consuming and intrinsically noisy, and their cascadability is limited by the amplifier noise figure. Furthermore, in many cases they need careful polarization alignment of the input signals. On the other hand, the nonlinear characteristic of a passive SA, exhibiting low transmittance at low input energy and high transmittance at high input power is suitable to perform

only AND operation between incident optical signals. Implementation of microring resonator devices is limited by technological issues that makes this solution at the moment still costly and poorly reliable.

Summary of the invention

According to a first aspect of the invention there is provided an optical logic device as claimed in claim 1.

One embodiment of the invention may be viewed as an optical device which uses saturable absorption in semiconductor Multiple Quantum Wells embedded in an asymmetric Fabry-Perot cavity, designed to perform NAND and NOR logical operations. The device works in reflection, i.e. the output light is collected from the same side as the input light. By properly designing the cavity parameters, the device can exhibit an inverse saturable absorber behavior, i.e. high reflectivity at low input energy and low reflectivity at high input energy level. The device is passive, compact, and polarization independent.

According to another aspect of the invention there is provided a method of processing optical signals using the device of the first aspect of the invention.

Brief Description of the drawings

Various embodiments of the invention will now be described, by way of example only, with reference to the accompanying drawings in which:

Figure 1 is a schematic cross-sectional view of an optical logic device,

Figure 2 is a graphical representation of the reflectivity characteristic

vs. normalized input energy for the device of Figure 1 which is designed to meet an impedance matching condition at low input energies,

Figure 3 is a graphical representation of the reflectivity characteristic vs. normalized input energy for the device of Figure 1 which is designed to meet impedance matching condition at high input energies,

Figure 4 is the nonlinear reflectivity characteristic of the device of Figure 1 exhibiting inverse saturable behaviour, in which different values of round-trip non-saturable losses α ns *d are considered,

Figure 5 is a schematic representation of an optical signal processing arrangement comprising the device of Figure 1 ,

Figure 6 shows graphical representations of the reflectivity versus optical input power the device of Figure 1 functioning as (a) a NAND gate and (b) a NOR gate,

Figure 7 shows graphical representations of spectral reflectivities of the device of Figure 1 under different input power conditions for (a) NAND operation and (b) NOR operation,

Figure 8 shows three pairs (a), (b) and (c) of graphical representations of the reflectivity versus a ratio of an input power component and the saturation power,

Figure 9 is a graphical representation which shows intensity characteristics (output intensity versus input intensity) for bistable and non-bistable behavior of the device of Figure 1 ,

Figure 10 a): shows two graphical representations of the effect of pump detuning on the induced reflectivity at resonance, for the device of Figure 1 with a moderate value of high-energy finesse (CL ns d=0.005), and moderate biasing probe field (Ppb=Psat), the value of ccod is 0.25. and Figure 10 b): shows a graphical representation of reflectivity- vs-probe power characteristic (in absence of pump field),

Figure 11 shows three graphical representations of the two input pump signals and the output signal for dynamic NAND operation of the device of Figure 1 in the case of Figure 10 (a) (solid line),

Figure 12 shows three graphical representations of the two input pump signals and the output signal for the dynamic NAND operation of the device of Figure 1 with the same parameters of 10 (a) (solid line), but with increased biasing probe power P p b=2 *P sa t,

Figure 13 shows a graphical representation of induced reflectivity at resonance by a pump field tuned 1 nm away from resonnat wavelength, a ns d=2.5*10 ~3 , OLod=0.25. Solid line: top mirror reflectivity satisfies impedance matching at high energy, R t =exp(- a ns *d). Dashed line: top mirror reflectivity is decreased to R t =96 %. The bias probe power in both cases is chosen to avoid hysteresis,

Figure 14 shows two sets of graphical representations corresponding dynamic NAND operation for the two cases of (a) Figure 13, solid line and (b) Figure 13, dashed line, and

Figure 15 shows NOR operation with VCSG parameters as in Figure 13, dashed line.

Description of exemplary embodiments of the invention

Figure 1 shows a vertical-cavity semiconductor gate (VCSG) device 1 comprising an asymmetric Fabry-Perot cavity or etalon which is formed between a bottom semiconductor mirror M2, whose reflectivity Rb approaches 100%, and a top mirror Ml with a reflectivity R t . The top mirror reflectivity R t is lower than 100%. Each mirror can be implemented with multiple alternating layers of two different semiconductor or dielectric materials, or, in the case of the highly reflective bottom mirror, with a thin layer of metallic material (e.g. silver, or gold). Saturable losses in the cavity are provided by semiconductor Multiple Quantum Wells (MQWs). Alternatively, other media exhibiting optically saturable losses can be exploited, like quantum-dots saturable absorbers or carbon- nanotube saturable absorbers, for example. The nonlinear cavity exhibits a minimum of the reflectivity at each Fabry-Perot cavity resonant wavelength. Henceforward resonant wavelength will be considered as the optimal working condition. At the resonant wavelength the VCSG reflectivity is given by [7] :

where d [m] is the length of the absorbing layer, and a [m 1 ] is the single- pass intensity absorption coefficient, which incorporates both saturable and non-saturable absorption contributions. Here, the saturable part of absorption is the energy-dependent part of absorption, which is caused by the band-filling effect in the MQWs, and can be expressed as:

α r a, .., = (2)

1 + E/E.

with CCo [ni 1 ] being the unsaturated MQWs absorption coefficient, and E sat the MQWs absorption saturation energy. On the other hand, the non-

saturable part of absorption α ns [m 1 ] does not change with incident energy (or intensity) and is due to fixed losses in the absorbing material. Thus, the total absorption coefficient can be expressed in the usual notation:

Using eq. (1), we can see that the device reflectivity is zero if

R t = R b exp(-2ad) (4)

where the quantity exp(-2ad) is the round trip power transmission through the absorber structure. The condition expressed by eq. (4) is usually called impedance-matching (IM). The internal roundtrip losses depend on the input energy via the nonlinear absorption coefficient α , as expressed by eq. (3). Thus, for a given R t , IM condition is satisfied for a particular value of the signal energy. By substituting (2) into (3), the energy-dependent impedance-matching condition becomes:

When the top mirror reflectivity R t satisfies the condition:

R t = R b Qχp- 2[(a ns +a 0 )d] (6)

The IM-condition is satisfied at low input energy (E<< E sat ), as can be seen from eq. (5). This the optimal condition for having an all-optical AND gate, in which the resonator enhances the typical SA characteristic. In this case indeed, the VCSG reflectivity (which is a measure of the intensity of the light exiting the device via the top mirror Ml , and is defined as the ratio of the exiting intensity and the entering intensity) is low (ideally

zero) for low input powers, and high for high input powers. A typical characteristic of the VCSG reflectivity vs. normalized input energy is shown in Figure 2, obtained from numerical simulations.

On the other hand, if the top mirror reflectivity R t satisfies the condition:

R f = R 4 exp(-2α BS </) (7)

The minimum of reflectivity (i.e. the impedence matching condition) is achieved at high input energy (E» E sat ), as can be easily verified from eq. (5). In this case the VCSG exhibits an inverse saturable absorber characteristic, as it is demonstrated in the following.

Assuming Rb ≡l , under the condition expressed by eq. (6), at low input energies (E»E sat ) the VCSG reflectivity is given, from eq. (1):

which expresses the high-reflectivity (ON) state of the gate. The value of RON depends on the values of CCo and α ns . For high levels of the input power (E»E sat ), the saturable part of the absorption is completely bleached (i.e. α sat ~0, there are substantially no saturable losses left as an effect of the high incident energy), and the absorption coefficient given by eq. (3) becomes:

α =α B , (9)

Under the condition expressed by eq. (7) we have that the reflectivity of the VCSG, given by eq. (1), and assuming Rb=I , drops to R o ff≡0, since the

device is now impedance-matched.

Results of numerical simulation for the case of a VCSG designed to meet impedance matching condition at high input energies are shown in Figure 3.

Thus, by matching the impedance of the VCSG (hence cancelling the reflected field) when the saturable part of absorption is completely bleached, it is possible to reverse the AND characteristic of a standard saturable absorber. This feature allows the implementation of NOR/NAND logical gates, as explained in more detail below. This functionality can be achieved by carefully selecting the reflectivity of the top mirror Ml . From eq. (6) and eq. (7) it can be seen that the condition for having a NAND/NOR gate corresponds to a higher top mirror reflectivity R t with respect to the case of an AND gate.

Optimizing Design

As seen from above, by matching the impedance of the VCSG (hence cancelling the reflected field) when the saturable part of absorption is completely bleached, it is possible to reverse the AND characteristic of a standard SA.

However, in order to implement effective logical operations a step-like transition, with a reduced dynamic range required for switching the gate between the ON and the OFF states, is desirable. In order to obtain a steep transition of the inverse saturable absorber characteristic, the internal field enhancement effect inside the resonator can be exploited, which is related to the cavity finesse. The higher the cavity finesse, the higher the field enhancement factor. Since the cavity finesse also varies dynamically according to the power-dependent value of the absorption coefficient, it is important to have a finesse which is as much as possible increasing during

the transition. At resonance, intensity distribution inside the structure can be much higher (or lower) than the input energy, depending on working conditions. The ratio between the energy inside the cavity and the energy incident on it at the resonant wavelength is given by [7] :

Being 3 , the resonator finesse, defined as:

It is well known that the finesse of a Fabry-Perot resonator increases if the losses inside the cavity decrease. Since the absorption coefficient is always decreasing for increasing power, the finesse increases monotonically for increasing input energy, which is good for further pushing the absorber in the saturation regime. Indeed in this way, once the absorption is bleached above a certain value, the internal field increases, and this helps to bring the absorption to the final state more rapidly. Large changes of ψ for small changes of the input energy can make possible to realize steep transition from ON-to-OFF state. Thus, the finesse should exhibit a steep increase for α approaching α ns . For E»E sat , we have:

ψ ^ = <L- *> τ (12)

If the top mirror is optimized for impedance matching at high powers then the previous expression can be rewritten as:

And it can be seen that for Rb=I and α,«— >0 then ψ— >∞. Hence, small values of a ns are good to have a high value of the internal field enhancement factor when the absorber is completely (or partially) saturated. This decreases the dynamic input energy range for which the gate changes its operating state, allowing a steep characteristic of gate reflectivity as a function of the input energy. In Figure 4 is shown the effect of decreasing α ns (for a fixed value of α ns ) on the nonlinear reflectivity characteristic of the VCSG. The results showing the nonlinear VCSG reflectivity at a cavity resonance as a function of input energy of a signal tuned at the resonant wavelength. Bottom mirror reflectivity Rb is assumed to be 100%.

Design of NOR/NAND logical operators with VCSG

Up to now, the incident field tuned at one of the resonances of the VCSG has been considered. However, if it is desired to use the VCSG for NOR and NAND logical operations a pump-probe configuration is required. In particular, two pump beams representing the two logical inputs would affect the probe signal state at the VCSG output, providing the result of the logical operations between two input pump bits. In principle both the pump signals and the probe signal could be tuned at two different resonances of the nonlinear cavity. In this case the efficiency of the operation would be increased up to its maximum value. In practice, it is sufficient and also desirable that only the probe signal is tuned at a Fabry Perot resonance, while the two pumps could be tuned away from the probe wavelength. This would increase wavelength transparency of the device with respect to external input pump signals, while a local probe signal wavelength is kept close to a VCSG resonance.

Thus, in order to implement NAND/NOR functions in a pump-probe configuration, a spectral analysis of the gate is required. This can be easily done by considering the general expressions for the reflectivity of the VCSG and the internal field enhancement factor that, for an input signal matching a cavity resonance are given by eq. (1) and (6). By taking into account the round-trip phase in the resonator associated with any input wavelength eqs (1) and (6) can be extended to:

R

In which φ is the wavelength dependent single-pass dephasing. By using eqs (10) and (11) and the power dependence of α expressed by eq. (2) (with E=ψE m , being E 1n the input energy) it is possible to calculate the reflectivity spectrum of the VCSG for different values of the input pump and probe energy. By means of the spectral model is possible then to calculate the effect of the pump power at a generic wavelength on the reflectivity experienced by a probe field tuned at the resonant wavelength. A signal processing apparatus, including the device 1 , is shown in Figure 5.

NAND operation

A schematic representation of the operation principle of the NAND gate with the proposed VCSG is illustrated in Fig. 6a, showing the reflectivity experienced by the probe field at resonance as a function of total input power (probe and pump fields). Let us consider an ideal gate, with an almost step-like inverse SA reflectivity characteristic. A continuous probe

field with power P p b, close to the transition edge, is first applied to the gate, experiencing high reflectivity in absence of pump pulses, R(P p b).

The two pump signals are considered to be applied simultaneously to the device. The pump signal is comprised of logical "1 " and "0" signals, where the pump power associated with each "1" data signal is P pmp and the pump power associated with a "0" data signal is zero. The value of both P p b and P pmp are chosen in such a way that a single pump "1" data signal is not enough to switch the gate in the OFF state (corresponding to low reflectivity for the probe light), while twice the power associated with a pump "1" signal is enough to switch the gate in the OFF state. Thus, the reflectivity R(P p b+Ppm P ) associated with the sum of probe power and a single pump bit is high. On the other hand R(P p b+2P pmp ), corresponding to a total input power given by the sum of probe and two pump "1" data signals is low. The filtered output probe field represents hence a NAND operation between the two input pump pulse pulses. The calculated spectral reflectivity of the nonlinear gate under different input power conditions, are shown in Fig. 7a, for the case of NAND operation. The parameters value used in the simulations are: CCod=O.25, α ns d=0.005 Ppmp = l *Psat, and pump detuning from resonance δ res = 1 nm.

With opportune values of input probe and pump powers, it can be seen that with the reflectivity is always high when either the probe field or the probe and a single pump pulse are applied to the gate. On the other hand, if twice the pump power is applied to the gate the reflectivity at the resonant wavelength is drastically reduced. From Figure 7a it can also be seen that the resonance width changes drastically between the low-finesse regime in the ON state and the OFF state associated to a high value of the resonator finesse. The bandwidth of the VCSG resonance in the OFF state is thus inversely proportional to the steepness of the nonlinear characteristic. Increasing the bandwidth would decrease the steepness of transition,

leading to a reduced ON/OFF Extinction Ratio (ER). A trade-off between resonance bandwidth and ER has to be considered in designing the device. The simulation also revealed that in most cases ER greater than 10 dB can be obtained with resonance bandwidths wide enough to allow operation speeds exceeding tens of GHz.

NOR operation

In a similar way NOR operation can be performed. In this case, with a probe field matching a cavity resonance and with a proper power value, if one single pump pulse contains enough energy to turn the gate in the OFF state at the resonant wavelength, NOR between the two pump pulses can be retrieved by filtering out the reflected probe power. The schematic of the operation and the calculated spectral reflectivity for this case are shown in Figure 6b and Figure 7b, respectively. The parameters used to calculate the spectral reflectivity are the same as in the case of Figure 7a, with the exception of pump power, set to P pmp = 2 *P sat , in this case.

Thus, by properly setting the pump power (with an opportune biasing probe power level) the two operations can be obtained in the same device. In an alternative embodiment, the biasing probe power is changed while keeping constant the pump power to switch between the two logical operations of NAND and NOR.

Effect of Cavity Parameters

In this section the effects of cavity parameters on device operation are investigated. In particular, the effect of the saturable low-power absorption coefficient ceo and the non-saturable absorption coefficient, α ns , on the nonlinear cavity characteristic are analysed. The bottom mirror reflectivity was assumed to be 100 %, and the top mirror reflectivity was set to the value satisfying condition (4). All the results are normalized to the

absorber saturation power.

The figures of merit of the device are the ON/OFF contrast ratio, the dynamic energy range in which the transition take place, and the efficiency of the gate, i.e. the reflectivity value when the gate is in the ON state.

Since the device is intended to operate in a pump-probe operation, the nonlinear reflectivity at the resonant wavelength as induced by the probe field itself was first calculated. This simulation permitted the assessment of an appropriate value for the input probe power. In a second step, the reflectivity experienced by the probe field (always at resonance), with a suitable power level was calculated as a function of pump power, being pump light at a fixed detuning from resonance. The simulations were performed by means of the nonlinear spectral model introduced above.

Figures 8a, 8b, and 8c show the results of the simulations. Each pair of figures represents the nonlinear reflectivity at resonance, induced by the probe (upper plots) and the pump field (lower plots), for a chosen value of probe power, obtained for three different values of a ns d, for a fixed value of OLod. As anticipated above, it can be seen from the Figures that the steepest characteristic of reflectivity at resonance vs. pump power can be obtained for the smallest value of d ns d. The reason for this, as explained above, lies in the steep increase in the resonator finesse as the losses are saturated beyond a certain value. Consequently, the probe field power inside the resonator is enhanched, which contributes to a deeper saturation of the absorber, leading to even higher value finesses and of the field enhancement factor at resonance. Under these conditions, it is the probe light itself that contributes to a fast switch of the gate from ON to OFF state, once the initial condition of high reflectivity is modified by external pump signals. In these operating conditions the role of the pump power can be seen to be the trigger of a regenerative process for the probe light at the

resonant wavelength. However, in this particular situation optical bistability could appear. That is, when the pump field is switched off, the device could remain in the OFF state. Although it could be useful in other system applications, this is clearly a situation that should be avoided for this kind of application.

Returning to Figure 8 it can be seen from the reflectivity-vs.-P pmp characteristic that complete transition from ON-to-OFF state, could be attained in a reduced dynamic range of input pump power. The smallest dynamic range occurs for the lowest values of CL ns d. However, very small values of the non-saturable losses CL ns d also lead to unpractical values of top mirror reflectivity (>0.99). This could in principle prevent practical implementation of the device. Furthermore, as is discussed below, in this situation it is more likely to have bistability. Increasing the non-saturable losses CL ns d has a twofold detrimental effect. The non linear characteristic at resonance vs. pump power becomes smoother, and the ON/OFF contrast ratio is degraded. Also these behaviours can be explained within Fabry- Perot theory. If the saturable part of the losses (ccod, in the slide legend) is decreased, the detrimental effects of non negligible α ns is even worse. On the other hand, increasing ccod leads to good extinction ratio values even in presence of moderate values of α ns d. However, very high values of ccod are difficult to obtain in practice, lead to high values of saturation power (hence preventing low-power operation) and usually came along with higher values of α ns . A trade-off for device performance for practical implementation should hence be considered.

Bistability Analysis

Here, bistaibility operation of the device is investigated, together with conditions for avoiding bistability. The analysis of bistability can be made by using a procedure similar to that of [8], in which the nonlinear effect

was only associated to refractive index change, rather than absorption. Here we neglect the nonlinear index change (assumed to be small with respect to large absorption changes), while considering only the effects of saturation of absorption. The analysis could be easily extended to the generic case in which both nonlinear index and absorption change are taken into account. Bistability behavior can be seen by writing both the input and reflected intensities (I 1n and I ref , respectively) as a function of the field intensity inside the cavity I c , and then plotting I ref against I 1n , ignoring the variable I c . We have:

Figure 9 shows the input light-reflected light characteristic at resonance for different values of CL ns d and fixed CLod. It can be seen that in the case of higher finesse at high input energy (lower a ns d ), the device exhibits a bistable behaviour. From above it was shown that the condition of high finesse for high input energy leads to the steepest possible transition between ON and OFF state. However, bistability sets a limit to the ideal minimum value of internal non-saturable losses. In fact, if the bistability conditions are met, depending on the input probe biasing power, once the pump signal is switched off the device could remain in the OFF state rather than going back to its initial ON state. This is also confirmed by dynamic simulations presented below. In designing the cavity, the condition for bistability setting should be avoided. This could be made

basically in two ways. The first one is to design a cavity which is inherently non-bistable. The second one is to bias the gate with a proper value of input probe power that lies outside the histeresis region comprised between the dashed lines of Figure 9. Both these methods show some drawback in terms of the ON/OFF extinction ratio degradation. These effects are discussed, together with some possible mitigating solutions below, when presenting the results of numerical simulations relative to dynamic behaviour of the VCSG.

Dynamic Operation

The dynamic operation of the VCSG can be investigated by inserting in eq. (1) the equation governing the dynamic variation of absorption in the MQWs. By using a single-time constant model for the absorbing section we can write for the absorbing coefficient inside the cavity:

, (l - ^) - ^ - ° ( l g)

Where P p b and P pmp are the usual probe and pump input powers, respectively, and § p b and § pmp are the round-trip phases associated with probe and pump wavelength, respectively, and τ s is the carrier recombination time in the MQWs. In the following a value of τ s =5 ps was assumed. This value can be typically reached in semiconductor MQWs by using standard techniques for speeding up recombination time in semiconductor materials, like for instance ion implantation [9], or of low- temperature molecular beam epitaxy [10].

NAND OPERATION

As noted above, in order to allow recovery of the gate to its initial state, condition for histeresis in the cavity should be avoided. This could be made by limiting the finesse value at high energies, by choosing a value for α ns sufficiently large, or by setting the biasing probe power lying outside the histeresis bounding region. Of course, the two solutions can be also combined. However, both these solutions infer the quality of the output signal. Indeed, increasing the value of α ns , smoothes the On/Off transition at the resonant wavelength, as illustrated in Figure 10. The curve becomes even smoother if we consider the reflectivity change of the probe field that is induced by a pump field away from resonance (see, for example Figure 8c, lower plot, solid line). This degradation could eventually prevent the operation of the NAND gate, in which a strong reflectivity change is required within 3-dB of input pump dynamic range. A possible solution would be in this case to tune also the pump field in proximity of a cavity resonance. In this case the steepness of transition can be preserved, provided that α ns is not too large and NAND operation can still be possible. An example of this situation is shown in Figure 10 (a), where the reflectivity of the probe field induced by the pump field for the two cases of a pump far (dashed line) and near (solid line) a second cavity resonance are shown, respectively, with a ns d=5 ~ , and CLod=O.25. In this case the probe biasing power is also chosen to be not too close to the transition edge of the reflectivity-vs. -probe power characteristic (shown in Figure 10b). The dynamic behavior, obtained using the model given eqs. (14) and (1) is also shown in Figure 11. For comparison it is also shown in Figure 12 the dynamic behavior in the case of bistable operation. In this case the probe power is increased up to 2 *P sa t, and it can be seen from the lowermost graph in Figure 12 that in this case the output probe power remains low even after the pump pulses have been switched off. The condition of having a pump field close to the cavity resonance

may not be desirable, since it would limit the transparency of the operation to external pumps wavelength, unless a wavelength converting stage would be inserted at device input.

To allow tolerance to pump detuning from resonance, and avoid histeresis, it is then possible to choose low values of a ns d and set the bias power not to close to the transition edge. If the reflectivity of the probe induced by the pump power in this case is considered, the degradation of the characteristic is again observed.

This is shown in Figure 13 (solid line) where it can be seen that, for a probe power sufficiently low to avoid bistability, the reflectivity change at resonance induced by a pump field detuned by 1 nm, exhibit a smooth slope in proximity of low reflectivity values (high input energies). Furthermore, it can also be seen that the required operating power is increased. The top mirror reflectivity, in accordance with condition given by eq. (4), is R t =exp(-CL ns *d) . The corresponding dynamic behavior is shown in Figure 14 a). Although NAND operation is somehow preserved, the ER of the output signal is degraded. However, this degradation could be strongly mitigated by impedance matching the gate in correspondence of a partially saturated absorption coefficient (α ns < α < CCo +oc ns ). Namely, the top mirror reflectivity should be lowered below the value needed for impedance matching at high input energy R t =exp(-a ns *d). The effect is shown in Figure 13 (dashed line), where the reflectivity experienced by the probe field is plotted versus the pump power for a top mirror reflectivity of Rt= 96 %. For a probe power of the power associated to a single "1 " bit pump signal can be chosen to provide high reflectivity for the probe light, while the power associated to two input "1" bit pump signals can be chosen to lie in the low reflectivity region. In this way NAND operation with high ER for the filtered probe light can be obtained. The increased ER is attained at the expense of a slightly reduced gate efficiency (lower

reflectivity in the ON state). Beside increasing output ER, lowering the top mirror reflectivity has also two other beneficial consequences: first, it helps prevent hysteresis, since a decreased top mirror reflectivity increases the total losses in the cavity and hence reduce its finesse. As a result, it is now possible to set probe power closer to the transition edge than what would have been possible with R t =exp(-a ns *d). Another benefit of reducing R t is a dramatic decrease of input pump power required for switching the gate, since a lower value of R t allows more pump field to be effectively coupled inside the cavity. Dynamic simulation of NAND operation relative to Figure 13 (dashed line) is shown in Figure 14b. Furthermore, condition given by eq. (4) for small values of a ns d lead to very high values of R t that could result unpractical. Lowering R t , could hence result also in easier mirror fabrication.

NOR OPERATION

Implementation of NOR operation is straightforward. For what seen, in this case there is less constraint on the steepness of the nonlinear probe reflectivity characteristic induced by the pump field. In this case, indeed, even a relatively smooth characteristic can be tolerated, provided that each pump pulse has enough power to switch the gate in the OFF state. However, low-power operation is always desirable, and we can take advantage of the considerations developed in the previous sub-section to implement efficient, low-power, NOR gate with VCSG. As an example, Figure 15 shows NOR operation of the VCSG relative to the case of Figure 13, dashed line, with a pump power ranging within the low-reflectivity region.

Conclusions:

Advantageously, as shown above, a nonlinear VCSG comprises an asymmetric Fabry-Perot resonator including nonlinear absorbing MQWs section enables the realisation of NAND and NOR logical operators. The device relies on the particular design of the cavity which allows an inverse saturable absorber characteristic to be achieved for a probe field tuned at a VCSG resonant wavelength. This is possible by matching the impedance of the gate in correspondence of the non-saturable part of the losses in the cavity. Nonlinear changes of refractive index are not considered here, since they are assumed to be small with respect to large absorption change in the MQWs. However, the analysis could be easily extended to the case in which carrier density concentration-induced index change are also taken into account. In practical applications, the carrier density change in the MQWs would result in a shift of the cavity resonance at steady-state, that could be taken into account by properly tuning the input probe field. Device performances under different cavity parameters conditions have been investigated with the steepest transitions from ON-to-OFF state being achieved, as expected, for the lowest value of non-saturable losses in the cavity. However, in this condition bistability may occur, preventing device correct operation. An heuristic procedure, investigating settling conditions for bistability was also carried out. Nevertheless, some simple design rules for avoiding bistability and preserve good ON/OFF extinction ratio are proposed and numerically verified by means of a dynamic model. The advantage of the device for all-optical signal processing in optical networks applications are related to its compactness, passive operation, polarization insensitivity and possibility of low-power operation.

References:

[1] J.Y Kim, J.M Kang, T.Y. Kim, and S. K. Han, "All-Optical Multiple Logic Gates With XOR, NOR, OR, and NAND Functions Using Parallel SOA-MZI Structures: Theory and Experiment.;; J. Lightw. TechnoL, Vol. 24, no 9, Sept. 2006

[2] N. Deng, K. Chan, CK. Chan, L. K. Chen, "An All-Optical XOR Logic Gate for High-Speed RZ-DPSK Signals by FWM in Semiconductor Optical Amplifier" J. SeI. Topics. Quant. Electron. Vol. 12, no. 4, July/Agoust 2006.

[3] S.H. Kim, J.H. Kim, B. G. Yu, Y.T. Byun, Y.M. Jeon, S. Lee, D.H. Woo, and S.H. Kim, "All-optical NAND gate using cross-gain modulation in semiconductor optical amplifiers", Electron. Lett., vol. 41 , no. 18, Sept. 2001.

[4] S. Mikroulis, H. Simos, E. Roditi, A. Chipouras, and D. Syvridis, "40-Gb/s NRZ and RZ Operation of an All-Optical AND Logic Gate

Based on a Passive InGaAsP/InP Microring Resonator" J. Ligthw. TechnoL, vol. 24 no. 3, march 2006

[5] T. A. Ibrahim, R. Grover, L. C. Kuo, S. Kanakaraju, L. C. Calhoun, and P. T. Ho, "All-Optical AND/NAND Logic Gates Using Semiconductor Microresonators", Photon. TechnoL Lett., vol. 15, no 10, October

2003.

[6] H. Kobayashi, R. Takahashi, Y. Matsuoka and H. Iwamura, "1 Tbit/s demultiplexing using low temperature grown InGaAs/InAlAs multiple quantum wells", Electr. Lett. Vol. 34, pp. 908-909, Apr. 1998

[7] L. Brovelli, U. Keller, and T. Chiu, "Design and operation of antiresonant Fabry-Perot saturable semiconductor absorbers for mode- locked solid-state lasers," J. Opt. Soc. Am. B 12, 311- (1995)

[8] E. Garmire, "Criteria for optical bistability in a lossy saturating Fabry-Perot", J. Quant. Electron., vol. 25, no. 3, March 1989.

[9] P.W. Smith, Y. Silberger, and D. A. B.Miller, "Mode locking of semiconductor diode lasers using saturable excitonic nonlinearities," J. Opt. Soc. Amer. B, Opt. Phys. , vol. 2, no. 7, pp. 1228-1236, JuI. 1985.

[10] R. Takahashi, Y. Kawamura, T. Kagawa, and H. Iwamura, "Ultrafast 1.55 μm photoresponses in low-temperature-grown InGaAs/InAlAs quantum wells," Appl. Phys. Lett., vol. 65, no. 14, pp. 1790-1792, Oct. 1994.