Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
COLD CATHODE FIELD EMISSION DEVICE WITH INTEGRAL EMITTER BALLASTING
Document Type and Number:
WIPO Patent Application WO/1991/012624
Kind Code:
A1
Abstract:
A cold cathode field emission device that includes a ballast resistor (202, 303, 402) integrally formed therewith and coupled to the emitter (204, 302, 403) to allow appropriate compensation for manufacturing and performance variations in field emission from the attached emitter.

Inventors:
KANE ROBERT C (US)
Application Number:
PCT/US1991/000592
Publication Date:
August 22, 1991
Filing Date:
January 18, 1991
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
MOTOROLA INC (US)
International Classes:
H01J1/304; H01J3/02; H01J9/02; H01J7/44; H01J19/24; H01J21/10; H01J31/12; (IPC1-7): H01J1/02; H01J1/16
Foreign References:
US4721885A1988-01-26
US4884010A1989-11-28
Other References:
See also references of EP 0514474A4
Download PDF:
Claims:
Claims
1. A coldcathode field emission device having an emitter (204) and a ballast resistor (202) formed integrally therewith and coupled to the emitter.
2. The device of claim 1 wherein the emitter couples through the ballast resistor to a voltage source (203).
3. The device of claim 1 wherein the device is formed on a semiconductor substrate (201), and wherein the ballast resistor is formed, at least in part, of the semiconductor substrate.
4. The device of claim 3 wherein the ballast resistor is formed, at least in part, through selective impurity diffusion of the semiconductor substrate.
5. The device of claim 4 wherein the selective impurity diffusion includes phosphorous material.
6. The device of claim 1 wherein the field emission device has a substantially planar geometry.
7. The device of claim 1 wherein the field emission device has a substantially nonplanar geometry.
8. An electronic device having a plurality of cold cathode field emission devices, each of these devices having an emitter and a ballast resistor formed integrally therewith and coupled to the emitter.
9. A method of forming a coldcathode field emission device having a ballast resistor coupled to an emitter thereof, comprising the steps of: A) providing a semiconductor substrate; B) forming the ballast resistoV by selectively diffusing impurities in at least a part of the semiconductor substrate; C) forming at least part of the coldcathode field emission device on the semiconductor substrate such that an emitter thereof couples to the ballast resistor.
Description:
COLD CATHODE FIELD EMISSION DEVICE WITH INTEGRAL EMITTER BALLASTING

Technical Field

This invention relates generally to cold cathode field emission devices.

Background of the Invention

Cold cathode field emission devices are known. In general, such devices include at least two electrodes (a cathode (emitter) and an anode (collector) or three electrodes (the previous two electrodes and a gate)).

Various architectures have been proposed for such devices, including devices wherein the various electrodes are configured substantially planar to one another, and substantially non-planar. Regardless of the configuration, prior art field emission devices (FEDs) often suffer from non-uniform electron emission at individual emitter tips. This problem is particularly noticeable when dealing with a plurality of emitter tips in a device array. This problem can result, in part, because the geometry of individual emitter tips can vary significantly from an intended norm. Some of these tips will be the source of the bulk of an overall emitter current and in some instances will be driven to destruction due to the high emission rate.

Therefore, a need exists for a readily manufacturable, cost efficient, and reliable solution to this problem.

Summary of the Invention

Such a solution is substantially presented through provision of the cold cathode field emission device disclosed herein. Pursuant to this invention, the device has a ballast resistor formed integrally therewith, which ballast resistor couples to the emitter. Placing this resistive element in series with each emitter tip results in a proportional voltage rise at the tip as current emitted from that particular tip increases. This voltage rise will effectively reduce the gate/emitter potential and thereby reduce the enhanced electric field at the surface of the emitter. This process establishes an equilibrium and current limiting function that is independent for each tip in an array of such devices. In one embodiment of the invention, the ballast resistor is formed on a semiconductor substrate through selective impurity diffusion, which may include phosphorous material.

The invention is applicable in integral context with either planar or non-planar geometry devices.

Brief Description of the Drawings

Fig. 1 comprises a schematic symbol appropriate for use in depicting a field emission device constructed in accordance with the invention;

Figs. 2a-c comprise side elevational sectioned depictions of various manufacturing phases of a substantially non-planar FED in accordance with the invention; Fig. 3 comprises a top plan view of a portion of a substantially planar FED as manufactured in accordance with the invention; and

Fig. 4 comprises a side elevational sectioned view of an alternative embodiment of a substantially non- planar FED as constructed in accordance with the invention.

Best Mode For Carrying Out The Invention

A schematic symbol useful for depicting an FED as instructed in accordance with the invention is depicted in Fig. 1 by the reference numeral 100. The device comprises an integral structure that includes an emitter (101), a gate (102), an anode (103), and a ballast resistor (104) that couples to the emitter.

Manufacture of a non-planar FED in accordance with the invention will be described with reference to Figs. 2a-c. An appropriate initial substrate is provided, such as a silicon substrate (201) (Fig. 2a). Using appropriate semiconductor manufacturing methodology, as well understood by those skilled in the art, a diffusion process imparts phosphorus material (202) (Fig. 2b) or other appropriate dopant into selected portions of the substrate (201). This introduction of phosphorous material through selective impurity diffusion allows provision of the integrally

manufactured ballast resistor into the FED as described below in more detail.

An initial emitter stripe metallization (203) can also be seen in Fig. 2b. (In alternative embodiments the emitter stripe may be realized through selective diffusion of appropriate dopant materials directly into the substrate layer.)

Various subsequent processing steps that yield a complete non-planar FED are understood in the art, and need not be presented here. In Fig. 2c, an array of completed non-planar FEDs can be seen, wherein each FED includes at least three electrodes, including an emitter (204), a gate (206), and an anode (207). The emitter (204) of each FED in the array couples to an emitter stripe (203) via a ballast resistor (202), the latter again comprising a ballast resistor of desired impedance.

So configured, non-conformities between emitter tips can be substantially compensated via the ballast resistors (202) that are coupled in series with each emitter (204).

A substantially planar FED as constructed in accordance with the invention will now be described with reference to Fig. 3. A silicon substrate (201 ) again provides an appropriate support media for construction of the device and, again, through selective impurity diffusion, an appropriate doping material, such as phosphorous, is introduced into various portions of the substrate (201) to form ballast resistors (303). A metallization process then follows to allow deposition of an emitter strip (301 ) and a plurality of individual emitter pads (302) that will function, in the finally completed device, as conductive bases for the emitter itself.

So configured, performance variations due to emitter tip construction can be substantially compensated in a plurality of FEDs through action of the ballast emitters (303) that are constructed integral to the FED structure itself.

In Fig. 4, an alternative embodiment of a substantially non-planar FED is depicted. This architecture again provides for a support substrate (201) and at least an emitter (403) that couples to an emitter stripe (401), a gate (404), and an anode (406). In this embodiment, the ballast resistor does not constitute an integral portion of the support substrate (201 ). Instead, given the inverted geometry of such an embodiment, wherein a subsequent deposition layer supports the emitter (403), a ballast resistor (402) can be formed within that deposition layer to provide an appropriate resistive series coupling between the emitter (403) and the emitter stripe (401 ). So configured, the integrally formed ballast emitter (402) will again function as described above. What is claimed is: