Login| Sign Up| Help| Contact|

Patent Searching and Data


Title:
SEMICONDUCTOR DEVICE
Document Type and Number:
WIPO Patent Application WO/2015/162682
Kind Code:
A1
Abstract:
This invention uses surrounding gate transistors (SGTs), which are vertical transistors, to provide a semiconductor device that constitutes a memory-selection decoder and has a small surface area. In said decoder, which comprises an inverter and a two-input NAND decoder comprising six MOS transistors laid out in a single row, each of said MOS transistors is formed on top of a flat silicon layer formed on top of a substrate, wherein a drain, a gate, and a source are arranged vertically, the gate is structured so as to surround a silicon pillar, the flat silicon layer comprises a first activated region that has a first conductivity type and a second activated region that has a second conductivity type, and said regions are connected to each other via a silicon layer formed at the surface of the flat silicon layer, thereby providing a semiconductor device constituting a decoder that has a small surface area.

Inventors:
MASUOKA FUJIO (JP)
ASANO MASAMICHI (JP)
Application Number:
PCT/JP2014/061240
Publication Date:
October 29, 2015
Filing Date:
April 22, 2014
Export Citation:
Click for automatic bibliography generation   Help
Assignee:
UNISANTIS ELECT SINGAPORE PTE (SG)
MASUOKA FUJIO (JP)
ASANO MASAMICHI (JP)
International Classes:
H01L27/10; H01L29/78; H03K19/0948
Domestic Patent References:
WO2011043402A12011-04-14
WO2009096468A12009-08-06
Foreign References:
JP2011108702A2011-06-02
JP2008300558A2008-12-11
JP2003249098A2003-09-05
JPH06119795A1994-04-28
Attorney, Agent or Firm:
TSUJII Koichi et al. (JP)
辻居 Koichi (JP)
Download PDF: